**page** 1 of 10 **date** 08/2007 **DESCRIPTION:** point of load converter #### features - high efficiency topology, typically 94% at 3.3 Vdc - \* industry standard footprint - \* wide ambient temperature range, -40C to +85C - cost efficient open frame design - programmable output voltage via external resistor from 0.75 to 3.63 Vdc - \* no minimum load requirement (stable at all loads) - \* remote on/off - \* remote sense compensation - \* fixed switching frequency - continuous short-circuit protection and over current protection - \* over-temperature protection (OTP) - \* monotonic startup with pre-bias at the output. - \* UL/IEC/EN60950-1 (E222736) certified. #### 1. INTRODUCTION #### 2. VPOL5A-5-SIP CONVERTER FEATURES #### 3. GENERAL DESCRIPTION - 3.1 Electrical Description - 3.2 Thermal Packaging and Physical Design. #### 4. TECHNICAL SPECIFICATIONS #### **5. MAIN FEATURES AND FUNCTIONS** - 5.1 Operating Temperature Range - 5.2 Over-Temperature Protection (OTP) - 5.3 Output Voltage Adjustment - 5.5 Over Current Protection - 5.6 Remote on/off - 5.7 UVLO (Under-Voltage Lockout) #### 6. SAFETY 6.1 Input Fusing and Safety Considerations. #### 7. APPLICATIONS - 7.1 Layout Design Challenges. - 7.2 Convection Requirements for Cooling - 7.3 Thermal Considerations - 7.4 Power De-Rating Curves - 7.5 Efficiency vs Load Curves - 7.6 Input Capacitance at the Power Module - 7.7 Test Set-Up - 7.8 VPOL5A-5-SIP Series Output Voltage Adustment. - 7.9 Output Ripple and Noise Measurement - 7.10 Output Capacitance #### 8. MECHANICAL OUTLINE DIAGRAMS 8.1 SIP/SMT05 Mechanical Outline Diagrams page 2 of 10 date 08/2007 **DESCRIPTION:** point of load converter # 1. Introduction PART NUMBER: VPOL5A-5-SIP This application note describes the features and functions of CUI INC's VPOL5A-5-SIP series of non-isolated dc-dc converters. These are highly efficient, reliable and compact, high power density, single output dc-dc converters. These "point of load" modules serve the needs specifically of the fixed and mobile telecommunications and computing market, employing economical distributed power architectures. The VPOL5A-5-SIP series provide precisely regulated output voltage range from 0.75 V to 3.63 Vdc over a wide range of input voltage (Vi=3.0 -5.5 Vdc) and can operate over an ambient temperature range of -40 to +85 $\,$ . Ultra-high efficiency operation is achieved through the use of synchronous rectification and drive control techniques. The modules are fully protected against short circuit and overtemperature conditions. CUI INC's world class automated manufacturing methods, together with an extensive testing and qualification program, ensure that all VPOL5A-5-SIP series converters are extremely reliable. #### 2. VPOL5A-5-SIP Converter Features High efficiency topology, typically 94% at 3.3 Vdc Industry standard footprint Wide ambient temperature range, -40C to +85C Cost efficient open frame design Programmable output voltage via external resistor from 0.75 to 3.63 Vdc No minimum load requirement (Stable at all loads) Remote on/off Remote sense compensation Fixed switching frequency Continuous short-circuit protection and over current protection Over-temperature protection (OTP) Monotonic startup with pre-bias at the output. UL/IEC/EN60950 Certified. # 3. General Description #### 3.1 Electrical Description A block diagram of the VPOL5A-5-SIP Series converter is shown in Figure 1. Extremely high efficiency power conversion is achieved through the use of synchronous rectification and drive techniques. Essentially, the powerful VPOL5A-5-SIP series topology is based on a non-isolated synchronous buck converter. The control loop is optimized for unconditional stability, fast transient response and a very tight line and load regulation. In a typical pre-bias application the VPOL5A-5-SIP series converters do not draw any reverse current at start-up. The output voltage can be adjusted from 0.75 to 3.63vdc, using the TRIM pin with a external resistor. The converter can be shut down via a remote on/off input that is referenced to ground. This input is compatible with popular logic devices; a 'positive' logic input is supplied as standard. Positive logic implies that the converter is enabled if the remote on/off input is high (or floating), and disabled if it is low. The converter is also protected against over-temperature conditions. If the converter is overloaded or the ambient temperature gets too high, the converter will shut down to protect the unit. Figure 1. Electrical Block Diagram #### 3.2 Thermal Packaging and Physical Design. The VPOL5A-5-SIP series uses a multi-layer FR4 PCB construction. All surface mount power components are placed on one side of the PCB, and all low-power control components are placed on the other side. Thus, the heat dissipation of the power components is optimized, ensuring that control components are not thermally stressed. The converter is an open-frame product and has no case or case pin. The open-frame design has several advantages over encapsulated closed devices. Among these advantages are: **Efficient Thermal Management:** the heat is removed from the heat generating components without heating more sensitive, small signal control components. **Environmental:** Lead free open-frame converters are more easily recycled. **Cost Efficient:** No encapsulation. Cost efficient open-frame construction. **Reliable:** Efficient cooling provided by open frame construction offers high reliability and easy diagnostics. **page** 3 of 10 **date** 08/2007 PART NUMBER: VPOL5A-5-SIP DESCRIPTION: point of load converter # 4. Technical Specifications (All specifications are typical at nominal input, full load at 25 ¢J unless otherwise noted.) | NOTES and CONDITIONS | Device | Min. | Typical | Max. | Units | |----------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------|----------------------------------------| | | | • | | | | | ALL | | 0 | | 5.8 | Vdc | | ALL | | -40 | | +85 | ¢J | | | ALL | -55 | | +125 | ¢J | | , | | | | | | | Vo,set i Vin-0.5 Vdc | ALL | 3.0 | 5 | 5.5 | Vdc | | | | | | | | | | ALL | | 2.0 | | Vdc | | | | | | | Vdc<br>Vdc | | Via=0 to 5.5 Vda la=la may | | | 0.1 | - | | | | 7122 | | 0.5 | 5 | Α | | Vo=0.75V<br>Vo=1.2V<br>Vo=1.5V<br>Vo=1.8V<br>Vo=2.0V<br>Vo=2.5V<br>Vo=3.3V | ALL | | 25<br>30<br>30<br>35<br>35<br>35<br>35<br>35 | | mA | | Shutdown input idle current | ALL | | | 10 | mA | | | ALL | | | 0.1 | $A^2s$ | | P-P thru 1µH inductor, 5Hz to 20MHz | ALL | | 150 | | mA | | | | | | | | | Vin=Nominal Vin , Io=Io.max, Tc=25 ¢J | ALL | -1.5% | Vo,set | +1.5% | Vdc | | Selected by an external resistor | ALL | 0.75 | | 3.63 | Vdc | | | | | | | | | lo=lo.min to lo.max | ALL | -0.5 | | +0.5 | % | | Vin=low line to high line | ALL | -0.4 | | +0.4 | % | | Та=-40 ¢J to 85 ¢J | ALL | -0.03 | | +0.03 | %/¢J | | 5Hz to 20MHz bandwidth | | | | | | | Full Load, 1µF ceramic and 10µF tantalum | ALL | | | 50 | mV | | Full Load, 1µF ceramic and 10µF tantalum | ALL | | | 20 | mV | | Low ESR | ALL | | | 3000 | μF | | | ALL | 0 | | 5 | Α | | Output Voltage =90% Nominal Output Voltage | ALL | 6 | 9.5 | 15 | Α | | Continuous with Hiccup Mode | | | | | | | | ALL ALL Vo,set; Vin-0.5 Vdc Vin=0 to 5.5 Vdc, lo=lo,max. Vo=0.75V Vo=1.2V Vo=1.5V Vo=1.8V Vo=2.5V Vo=3.3V Shutdown input idle current P-P thru 1µH inductor, 5Hz to 20MHz Vin=Nominal Vin, lo=lo.max, Tc=25 ¢J Selected by an external resistor lo=lo.min to lo.max Vin=low line to high line Ta=-40 ¢J to 85 ¢J 5Hz to 20MHz bandwidth Full Load, 1µF ceramic and 10µF tantalum Full Load, 1µF ceramic and 10µF tantalum Low ESR Output Voltage =90% Nominal Output Voltage | ALL ALL ALL Vo,set; Vin-0.5 Vdc ALL ALL ALL ALL ALL Vin=0 to 5.5 Vdc, lo=lo,max. Vo=0.75V Vo=1.5V Vo=1.5V Vo=1.8V Vo=2.5V Vo=2.5V Vo=3.3V Shutdown input idle current ALL P-P thru 1µH inductor, 5Hz to 20MHz ALL Vin=Nominal Vin, lo=lo.max, Tc=25 ¢J ALL Selected by an external resistor ALL Vin=low line to high line Ta=-40 ¢J to 85 ¢J ALL SHI Load, 1µF ceramic and 10µF tantalum ALL Full Load, 1µF ceramic and 10µF tantalum ALL Low ESR ALL Output Voltage =90% Nominal Output Voltage ALL | ALL | ALL ALL ALL ALL ALL ALL ALL ALL | ALL ALL ALL ALL ALL ALL ALL ALL | page 4 of 10 date 08/2007 PART NUMBER: VPOL5A-5-SIP DESCRIPTION: point of load converter | PARAMETER | NOTES and CONDITIONS | Device | Min. | Typical | Max. | Units | |--------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|------------------|----------|----------------------------------------|------------|------------| | DYNAMIC CHARACTERISTICS | | | | | | | | Output Voltage Transient Response | | | | | | | | Error Brand | 50% Step Load Change, di/dt=0.1A/us | ALL | | | 200 | mV | | Setting Time (within 1% Vout nominal) | 50% Step Load Change, di/dt=0.1A/us | ALL | | | 200 | us | | EFFICIENCY | | | • | | | | | 100% Load | Vo=0.75V<br>Vo=1.2V<br>Vo=1.5V<br>Vo=1.8V<br>Vo=2.0V<br>Vo=2.5V<br>Vo=3.3V | ALL | | 79<br>85<br>87<br>89<br>90<br>92<br>94 | | % | | ISOLATION CHARACTERISTICS | | | | | | | | Input to Output | Non-isolation | ALL | 0 | | | Vdc | | FEATURE CHARACTERISTICS | | | | | | | | Switching Frequency | | ALL | | 300 | | KHz | | On/Off Control, Positive Logic Remote On/Off<br>Logic Low (Module Off)<br>Logic High (Module On) | or Open Circuit | Standard Model | 0 | Vin | 0.4 | Vdc<br>Vdc | | On/Off Control, Negative Logic Remote On/Off<br>Logic Low (Module On)<br>Logic High (Module Off) | or Open Circuit | Suffix "N" Model | 0<br>2.8 | | 0.4<br>Vin | Vdc<br>Vdc | | on/off Current (for both remote on/off logic) | Ion/off at Von/off=0.0V | ALL | | | 1 | mA | | Leakage Current (for both remote on/off logic) | Logic High, Von/off=14V | ALL | - | | 1 | mA | | Turn-On Delay and Rise Time Turn-On Delay Time, From On/Off Control | Von/off to 10%Vo,set | ALL | + | 2 | | ms | | Turn-On Delay Time, From Input | Vin.min. to 10%Vo.set | ALL | + | 2 | | ms | | Output Voltage Rise Time | 10%Vo,set to 90%Vo,set | ALL | | 4.5 | | ms | | Over Temperature Protection | | ALL | | 120 | | ¢Ј | | GENERAL SPECIFICATIONS | | | • | | • | | | MTBF | lo=100%of lo.max;Ta=25 ¢J per MIL-HDBK-<br>217F | ALL | | 1.5 | | M hours | | Weight | | ALL | | 2.3 | | grams | | Dimensions | | | | | | | | SIP packages | 0.9x0.4x0.22 inches (22.9x10.16x5.6 mm) | | | | | | | SMT packages | 0.8x0.45x0.24 inches(20.3x11.43x6.09 mm) | | | | | | **page** 5 of 10 **date** 08/2007 **DESCRIPTION:** point of load converter # 5. Main Features and Functions #### 5.1 Operating Temperature Range CUI INC's VPOL5A-5-SIP series converters highly efficient converter design has resulted in its ability to operate over a wide ambient temperature environment ( -40 $\,$ to 85 $\,$ ). Due consideration must be given to the de-rating curves when ascertaining maximum power that can be drawn from the converter. The maximum power drawn is influenced by a number of factors, such as: Input voltage range. Output load current. Air velocity (forced or natural convection). Mounting orientation of converter PCB with respect to the Airflow. Motherboard PCB design, especially ground and power planes. These can be effective heat sinks for the converter. #### 5.2 Over-Temperature Protection (OTP) The VPOL5A-5-SIP Series converters are equipped with non-latching over-temperature protection. A temperature sensor monitors the temperature of the hot spot (typically, top switch). If the temperature exceeds a threshold of 120 C (typical) the converter will shut down, disabling the output. When the temperature has decreased the converter will automatically restart. The over-temperature condition can be induced by a variety of reasons such as external overload condition or a system fan failure. #### 5.3 Output Voltage Adjustment Section 7.8 describes in detail as to how to trim the output voltage with respect to its set point. The output voltage on all models is trimmable in the range 0.75 - 3.63 Vdc. #### 5.4 Safe Operating Area (SOA) Figure 2 provides a graphical representation of the Safe Operating Area (SOA) of the converter. This representation assumes ambient operating conditions such as airflow are met as per thermal guidelines provided in Sections 7.2 and 7.3. Figure 2. Maximum Output Current Safe Operating Area #### 5.5 Over Current Protection All different voltage models have a full continuous short-circuit protection. The unit will auto recover once the short circuit is removed. To provide protection in a fault condition, the unit is equipped with internal over-current protection. The unit operates normally once the fault condition is removed. The power module will supply up to 150% of rated current. In the event of an over current converter will go into a hiccup mode protection. #### 5.6 Remote On/Off The remote on/off input feature of the converter allows external circuitry to turn the converter on or off. Active-high remote on/off is available as standard. The VPOL5A-5-SIP series converters are turned on if the remote on/off pin is high, or left open or floating. Setting the pin low will turn the converter off. The signal level of the remote on/off input is defined with respect to ground. If not using the remote on/off pin, leave the pin open (module will be on). The part number suffix "N" is Negative remote on/off version. The unit is guaranteed off over the full temperature range if this voltage level exceeds 2.8 Vdc. The converters are turned on If the on/off pin input is low or left open. The recommended SIP remote on/off drive circuit as shown as figure 3, 4. Figure 3. Positive Remote on/off Input Drive Circuit Figure 4. Negative Remote On/Off Input Drive Circuit #### 5.7 UVLO (Under-Voltage Lockout) The voltage on the Vcc pin determines the start of the operation of the Converter. When the input Vcc rises and exceeds about 2.0 V the converter initiates a soft start. The UVLO function in the converter has a hysterosis (about 100mV) built in to provide noise immunity at startup. **page** 6 of 10 **date** 08/2007 **DESCRIPTION:** point of load converter # 6. Safety #### 6.1 Input Fusing and Safety Considerations. <u>Agency Approvals:</u> The power supply shall be submitted to and receive formal approval from the following test agencies. - 1.The power supply shall be approved by a nationally recognized testing laboratory to UL/CSA 60950 $3^{\rm rd}$ Edition (North America) and EN60950 (International) - 2. CB Certificate from an internationally recognized test house in accordance with EN 60950. The VPOL5A-5-SIP series converters do not have an internal fuse. However, to achieve maximum safety and system protection, always use an input line fuse. The safety agencies require a time-delay fuse with a maximum rating of 10 A. ## 7. Applications #### 7.1 Layout Design Challenges. In optimizing thermal design the PCB is utilized as a heat sink. Also some heat is transferred from the SIP module to the main board through connecting pins. The system designer or the end user must ensure that other components and metal in the vicinity of the VPOL5A-5-SIP series meet the spacing requirements to which the system is approved. Low resistance and low inductance PCB layout traces are the norm and should be used where possible. Due consideration must also be given to proper low impedance tracks between power module, input and output grounds. The recommended SIP footprint as shown in figure 5. Figure 5. Recommended SIP Footprint #### 7.2 Convection Requirements for Cooling To predict the approximate cooling needed for the module, refer to the Power De-rating curves in Figures 10 to 13. These derating curves are approximations of the ambient temperatures and airflows required to keep the power module temperature below its maximum rating. Once the module is assembled in the actual system, the module's temperature should be checked as shown in Figure 6 to ensure it does not exceed 110°C. Proper cooling can be verified by measuring the power module's temperature at Q1-pin 6 as shown in Figure 6. Note : Dimensions are in millimeters and (inches) Figure 6. Thermal Test Setup ### 7.3 Thermal Considerations The power module operates in a variety of thermal environments; however, sufficient cooling should be provided to help ensure reliable operation of the unit. Heat is removed by conduction, convection, and radiation to the surrounding environment. The thermal data presented is based on measurements taken in a set-up as shown in Figure7. Figures 8 and 9 represent the test data. Note that the airflow is parallel to the long axis of the module as shown in Figure7 for the VPOL5A-5-SIP. The temperature at either location should not exceed 110 °C. The output power of the module should not exceed the rated power for the module (VO, set x IO, max). The test setup shown in Figure 7 and EUT need to solder on 33mm x 40.38mm(1.300" x 1.59") test pcb. Figure 7. Temperature Measurement Location for SIP page 7 of 10date 08/2007 PART NUMBER: VPOL5A-5-SIP DESCRIPTION: point of load converter # **TYPICAL POWER DERATING FOR 5Vin 3.3Vout** Figure 2. Typical Power De-rating for 5V IN 3.3Vout #### NOTE: 1. specific input & output derating curves available, please contact CUI INC for detail **page** 8 of 10 **date** 08/2007 PART NUMBER: VPOL5A-5-SIP ### **DESCRIPTION:** point of load converter #### 7.5 Efficiency vs Load Curves page 9 of 10date 08/2007 PART NUMBER: VPOL5A-5-SIP #### 7.6 Input Capacitance at the Power Module The SIP converters must be connected to a low ac source impedance. To avoid problems with loop stability source inductance should be low. Also, the input capacitors should be placed close to the converter input pins to de-couple distribution inductance. However, the external input capacitors are chosen for suitable ripple handling capability. Low ESR polymers are a good choice. They have high capacitance, high ripple rating and low ESR (typical <100mohm). Electrolytic capacitors should be avoided. Circuit as shown in Figure 10 represents typical measurement methods for ripple current. Input reflected-ripple current is measured with a simulated source Inductance of 1µH. Current is measured at the input of the module. Figure 10. Input Reflected-Ripple Test Setup #### 7.7 Test Set-Up The basic test set-up to measure parameters such as efficiency and load regulation is shown in Figure 11. Things to note are that this converter is non-isolated, as such the input and output share a common ground. These grounds should be connected together via low impedance ground plane in the application circuit. When testing a converter on a bench set-up, ensure that -Vin and -Vo are connected together via a low impedance short to ensure proper efficiency and load regulation measurements are being made. When testing the V-Infinity's VPOL5A-5-SIP series under any transient conditions please ensure that the transient response of the source is sufficient to power the equipment under test. We can calculate the Efficiency Load regulation and line regulation. The value of efficiency is defined as: $$\mathbf{\zeta} = \frac{Vo \times Io}{Vin \times Iin} \times 100\%$$ Where: Vo is output voltage, lo is output current, Vin is input voltage, lin is input current. The value of load regulation is defined as: $$Load.reg = \frac{V_{FL} - V_{NL}}{V_{NL}} \times 100\%$$ **DESCRIPTION:** point of load converter $V_{\text{NL}}$ is the output voltage at no load The value of line regulation is defined as: $$Line.reg = \frac{V_{HL} - V_{LL}}{V_{LL}} \times 100\%$$ Where: $V_{HL}$ is the output voltage of maximum input voltage at full load. $V_{LL}$ is the output voltage of minimum input voltage at full load. Figure 11. VPOL5A-5-SIP Series Test Setup **page** 10 of 10 **date** 08/2007 **DESCRIPTION:** point of load converter #### 7.8 VPOL5A-5-SIP Series Output Voltage Adustment. The output Voltage of the VPOL5A-5-SIPS33A can be adjusted in the range 0.75V to 3.63V by connecting a single resistor on the motherboard (shown as Rtrim) in Figure 12v. When Trim resistor is not connected the output voltage defaults to 0.75V Figure 12. Trim-up Voltage Setup The value of Rtrim-up defined as: $$Rtrim = (\frac{21070}{Vo - 0.75} - 5110)$$ Where: Rtrim-up is the external resistor in ohm, Vo is the desired output voltage To give an example of the above calculation, to set a voltage of 3.3 Vdc, Rtrim is given by: $$Rtrim = (\frac{21070}{Vo - 0.75} - 5110)$$ Rtrim = 3153 ohm For various output values various resistors are calculated and provided in Table 3 for convenience. | Vo,set (V) | Rtrim (Kohm) | | |------------|--------------|--| | 0.75 | Open | | | 1.20 | 41.71 | | | 1.50 | 22.98 | | | 1.80 | 14.96 | | | 2.00 | 11.75 | | | 2.50 | 6.93 | | | 3.30 | 3.15 | | | 3.63 | 2.20 | | Table 3 - Trim Resistor Values #### 7.9 Output Ripple and Noise Measurement The test set-up for noise and ripple measurements is shown in Figure 18. a coaxial cable with a 50ohm termination was used to prevent impedance mismatch reflections disturbing the noise readings at higher frequencies5^ Figure 13. Output Voltage Ripple and Noise Measurement Set-Up #### 7.10 Output Capacitance CUI INC's VPOL5A-5-SIP series converters provide unconditional stability with or without external capacitors. For good transient response low ESR output capacitors should be located close to the point of load. For high current applications point has already been made in layout considerations for low resistance and low inductance tracks. Output capacitors with its associated ESR values have an impact on loop stability and bandwidth. CUI INC's converters are designed to work with load capacitance up-to 3,000 $\mu F$ . It is recommended that any additional capacitance, Maximum 3,000 $\mu F$ and low ESR, be connected close to the point of load and outside the remote compensation point. # 8. Mechanical Outline Diagrams #### 8.1 SIP/SMT05 Mechanical Outline Diagrams Dimensions are in millimeters and inches Tolerance: x.xx $\pm 0.02$ in. (0.5mm) , x.xxx $\pm 0.010$ in. (0.25 mm) unless otherwise noted Figure 14 VPOL5A-5-SIP Mechanical Outline Diagram