



### **General Description**

The MAX13301 combines four high-efficiency Class D amplifiers with integrated diagnostic hardware for reliable automotive audio systems, and delivers up to 80W at 10% THD+N per channel into  $4\Omega$  when operating from a 24V supply.

The internal diagnostics evaluate each channel's output impedance to check for shorts across the outputs, to the battery, or to ground. The I<sup>2</sup>C interface allows the system to query critical device parameters such as device temperature and output clipping. The device is programmable to four different I<sup>2</sup>C addresses.

The audio amplifiers feature single-ended analog inputs with a common negative input. The MAX13301 has a fixed gain of 26dB.

The Class D amplifier has 10 programmable switching frequencies between 300kHz and 750kHz.

The BTL outputs are protected against short circuits and thermal overload. The outputs can be configured as a 2-, 3-, or 4-channel amplifier. The device provides 50V load-dump protection, and is offered in the thermally enhanced, 48-pin TSSOP-EPR package operating over the -40°C to +125°C temperature range.

## **Applications**

Car Stereo

Rear-Seat Entertainment Units Discrete Amplifier Modules Active Loudspeaker Systems Radio Head Units Mobile Surround Systems

Typical Operating Circuit appears at end of data sheet.

### Features

- ♦ High Output Power (10% THD+N)
  - $\diamondsuit$  2 x 160W into 2 $\Omega$  at 24V
  - $\diamondsuit$  4 x 80W into 4 $\Omega$  at 24V
- ♦ 2 Channels Can Be Paralleled
- **♦** Feedback After the Filter
  - ♦ Improves THD+N
  - ♦ Low Output Impedance
  - → High-Frequency Response
  - Improved Damping of Complex Loads
  - ♦ Enables Low-Cost Inductors
- ♦ 102dB SNR
- ♦ Low 0.04% THD+N
- ♦ 70dB PSRR
- ♦ On-Board Diagnostics
  - ♦ Short-to-Battery/GND
  - ♦ Open/Shorted Load
  - ♦ Tweeter Detect
- **♦** Protection and Monitoring Functions:
  - ♦ Short-Circuit Protection

  - ♦ Programmable Clip Detection
  - ♦ DC Offset Detection
  - ♦ Open Battery/GND Tolerant
  - ♦ Thermal-Overload Protection
  - → Thermal Warning Indication
- ♦ Four-Address I<sup>2</sup>C Control Interface
- **♦ Low-Power Shutdown Mode**
- ♦ Up to 90.5% Efficiency
- ♦ -40°C to +125°C Ambient Operating Temperature
- ♦ 48-Pin TSSOP-EPR (Top Side Exposed Pad) Package
- ♦ AEC-Q100 Qualified

## **Ordering Information**

| PART           | PIN-PACKAGE   | SUPPLY VOLTAGE<br>RANGE (V) |  |  |
|----------------|---------------|-----------------------------|--|--|
| MAX13301AUM/V+ | 48 TSSOP-EPR* | 6 to 25.5                   |  |  |

**Note:** The device operates over the -40°C to +125°C operating temperature range.

N denotes an automotive qualified part.

- +Denotes a lead(Pb)-free/RoHS-compliant package.
- \*EPR = Top side exposed pad.

### **ABSOLUTE MAXIMUM RATINGS**

| PVDD to PGND                  | 0.3V to +30V                |
|-------------------------------|-----------------------------|
| PVDD to PGND (t < 200ms)      | 0.3V to +50V                |
| PVDD Ramp Rate                | 25V/ms                      |
| V <sub>DD5</sub> , CM to PGND | 0.3V to +6V                 |
| CP to PGND(VPVDD              | -0.3V) to (VCHOLD + 0.3V)   |
| CHOLD to PVDD                 | 0.3V to +6V                 |
| OUT_ to PGND, FB_ to PGND     | 0.3V to $(V_{PVDD} + 0.3V)$ |
| VDD to GND                    |                             |
| REF to GND                    | 0.3V to +6V                 |
| SCL, SDA, SYNC to GND         | 0.3V to +6V                 |
|                               |                             |

| MUTE_CL1, CL0, FLT_OT, EN to GND0.3V to -<br>IN_ to GND0.3V to -<br>GND to PGND0.3V to +0 | +6V |
|-------------------------------------------------------------------------------------------|-----|
| Continuous Power Dissipation (Notes 1 and 2)                                              |     |
| TSSOP (derate 16.7mW/°C above 70°C)1333.3                                                 | mW  |
| Operating Temperature Range40°C to +12                                                    | 5°C |
| Junction Temperature Range40°C to +15                                                     | 0°C |
| Storage Temperature Range65°C to +15                                                      | 0°C |
| Lead Temperature (soldering, 10s)+30                                                      |     |
| Soldering Temperature (reflow)+24                                                         | 0°C |

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### PACKAGE THERMAL CHARACTERISTICS (Notes 1 and 2)

TSSOP

Junction-to-Ambient Thermal Resistance ( $\theta$ JA) ...........60°C/W Junction-to-Case Thermal Resistance ( $\theta$ JC) ...............1°C/W

- **Note 1:** Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maxim-ic.com/thermal-tutorial">www.maxim-ic.com/thermal-tutorial</a>.
- **Note 2:** The 48-pin TSSOP-EPR package has a top side exposed pad for enhanced thermal management. Connect this exposed pad to an external heatsink to ensure the device is adequately cooled. The maximum power dissipation in the device is a function of this external heatsink and other system parameters. See the *Thermal Information* section for more information.

#### **ELECTRICAL CHARACTERISTICS**

(VPVDD = 14.4V, VDD = VDD5 = 5V, VGND = VPGND = 0V, fsw = 500kHz, MAP.COMP[2:0] = (see Table 20 for applicable setting), TA = -40°C to +125°C; typical values are at TA = +25°C, unless otherwise noted.) (Note 3)

| PARAMETER                               | SYMBOL           | CONDITIONS                                | MIN  | TYP                  | MAX  | UNITS |  |  |  |
|-----------------------------------------|------------------|-------------------------------------------|------|----------------------|------|-------|--|--|--|
| AMPLIFIER DC CHARACTERISTICS            |                  |                                           |      |                      |      |       |  |  |  |
|                                         | \/=              |                                           | 8    |                      | 25.5 |       |  |  |  |
| Cupply Voltage Denge                    | VPVDD            | Operational                               | 6    |                      |      |       |  |  |  |
| Supply Voltage Range                    | V <sub>DD5</sub> |                                           | 4.75 | 5                    | 5.5  | ] V   |  |  |  |
|                                         | V <sub>DD</sub>  |                                           | 4.5  | 5                    | 5.5  |       |  |  |  |
| PVDD UVLO Threshold                     |                  | Falling                                   | 5.2  | 5.35                 | 5.6  | V     |  |  |  |
| PVDD OVLO Threshold                     |                  | Rising                                    | 26   | 27                   | 30   | V     |  |  |  |
| PVDD OVLO Response Timing               |                  | Rising                                    | 4    | 14                   | 55   | μs    |  |  |  |
| OUT_ and FB_ Voltage                    |                  | OV active                                 |      | V <sub>PVDD</sub> /2 |      | V     |  |  |  |
| Vnn UV Threshold                        |                  | Falling                                   |      | 4.2                  | 4.35 | V     |  |  |  |
| VDD OV Triresticia                      |                  | Rising                                    |      | 4.5                  | 4.6  | \ \ \ |  |  |  |
| V <sub>DD</sub> UV Threshold Hysteresis |                  |                                           | 0.1  | 0.2                  |      | V     |  |  |  |
| V <sub>DD</sub> UV Threshold Deglitch   |                  |                                           |      | 1                    |      | μs    |  |  |  |
|                                         | IPVDD            |                                           |      | 70                   |      | μΑ    |  |  |  |
| Quiescent Supply Current                | IVDD5            | $R_L = \infty$ , play mode (CTRL2 = 0x0F) |      | 60                   | 72   | - mA  |  |  |  |
|                                         | lvdd             |                                           |      | 50                   | 75   | IIIA  |  |  |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

(VPVDD = 14.4V, VDD = VDD5 = 5V, VGND = VPGND = 0V, fSW = 500kHz, MAP.COMP[2:0] = (see Table 20 for applicable setting), TA = -40°C to +125°C; typical values are at TA = +25°C, unless otherwise noted.) (Note 3)

| PARAMETER                                | SYMBOL              | CONDITIONS                                                           | MIN | TYP   | MAX | UNITS            |  |  |
|------------------------------------------|---------------------|----------------------------------------------------------------------|-----|-------|-----|------------------|--|--|
| DVDD Chutdows Cushi Current              | I <sub>PVDD</sub> _ | TA = +25°C, VEN = 0V                                                 |     | 7     |     |                  |  |  |
| PVDD Shutdown Supply Current             | SHDN                | TA = TMIN to +85°C, VEN = 0V                                         |     |       | 17  | μA               |  |  |
| Vans Chutdown Cumply Current             | IVDD5_              | $T_A = +25^{\circ}C, V_{EN} = 0V$                                    |     | 0.1   |     |                  |  |  |
| V <sub>DD5</sub> Shutdown Supply Current | SHDN                | TA = TMIN to +85°C, VEN = 0V                                         |     |       | 2   | μΑ               |  |  |
| V <sub>DD</sub> Shutdown Supply Current  | IVED OURN           | $T_A = +25^{\circ}C, V_{EN} = 0V$                                    |     | 0.1   |     |                  |  |  |
| VDD Shataown Supply Current              | IVDD_SHDN           | TA = TMIN to +85°C, VEN = 0V                                         |     |       | 2   | μA               |  |  |
| Standby Supply Current                   | I <sub>VDD5</sub>   | CTRL2 = 0x20, V <sub>EN</sub> = 5V                                   |     | 1     |     | mA               |  |  |
| Standby Supply Current                   | IVDD                | $V_{\text{EN}} = 0$                                                  |     | 10    |     | IIIA             |  |  |
| Output Leakage                           |                     | VOUT_ = 14.4V                                                        |     |       | 200 |                  |  |  |
| Output Leakage                           |                     | V <sub>OUT</sub> = 0V                                                |     |       | 1   | μA               |  |  |
| Output Discharge Current                 |                     | CTRL3.DIS = 1                                                        |     | 8     |     | mA               |  |  |
| RDS(ON) per Output                       |                     | Excluding wire bond resistance                                       |     | 70    |     | mΩ               |  |  |
| FB_ Resistance                           |                     |                                                                      |     | 310   |     | kΩ               |  |  |
| Output Offset                            | Vos                 | TA = +25°C, mute mode (CTRL2 = 0x00), no input signal                |     |       | 15  | mV               |  |  |
|                                          |                     | TA = TMIN to TMAX                                                    |     |       | 100 |                  |  |  |
| OUT_ Output Impedance                    |                     |                                                                      |     | 100   |     | mΩ               |  |  |
| AMPLIFIER AC CHARACTERIS                 | TICS                |                                                                      |     |       |     |                  |  |  |
|                                          |                     | THD+N = 1%, R <sub>L</sub> = $4\Omega$ , V <sub>PVDD</sub> = $24V$   |     | 66    |     |                  |  |  |
| Output Power                             | Pout                | THD+N = 10%, R <sub>L</sub> = $4\Omega$ , V <sub>PVDD</sub> = 24V    |     | 80    |     | W                |  |  |
| Output i owoi                            | 1 001               | THD+N = 10%, R <sub>L</sub> = $2\Omega$ , VPVDD = 24V, parallel mode |     | 160   |     | •                |  |  |
| Signal-Path Gain                         |                     |                                                                      |     | 26    |     | dB               |  |  |
| Channel-to-Channel Gain<br>Tracking      |                     |                                                                      | -1  | +0.1  | +1  | dB               |  |  |
|                                          |                     | IN0+, IN1+, IN2+, IN3+                                               |     | 20    |     |                  |  |  |
| Input Resistance                         |                     | IN-                                                                  |     | 5     |     | kΩ               |  |  |
| Mute Attenuation                         |                     | Guaranteed by design, test is functional only                        | 90  | 100   |     | dB               |  |  |
| B 1 0 .                                  |                     | IN-                                                                  | 5   | 10    |     |                  |  |  |
| Precharge Current                        |                     | CTRL1.PRE = 1   IN_+                                                 | 1   | 2     |     | - mA             |  |  |
|                                          |                     | V <sub>DD</sub> = 4.5V to 5.5V                                       |     | 70    |     |                  |  |  |
| Power-Supply Rejection Ratio             |                     | V <sub>PVDD</sub> = 1V <sub>P-P</sub> ripple, 100Hz to 10kHz         |     | 60    |     | dB               |  |  |
|                                          |                     | VPVDD = 8V to 25.5V                                                  |     | 68    |     | ]                |  |  |
| REF Voltage                              |                     | Cref(MIN) = 1µF                                                      |     | 2.224 |     | V                |  |  |
| REF Output Impedance                     |                     | DC                                                                   |     | 800   |     | Ω                |  |  |
| Input Voltage Range                      |                     | AC-coupled                                                           |     |       | 1.2 | V <sub>RMS</sub> |  |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{PVDD} = 14.4V, V_{DD} = V_{DD5} = 5V, V_{GND} = V_{PGND} = 0V, f_{SW} = 500kHz, MAP.COMP[2:0] = (see Table 20 for applicable setting), T_A = -40°C to +125°C; typical values are at T_A = +25°C, unless otherwise noted.) (Note 3)$ 

| PARAMETER                                       | SYMBOL  | COND                                                                        | ITIONS                                     | MIN  | TYP  | MAX  | UNITS        |  |
|-------------------------------------------------|---------|-----------------------------------------------------------------------------|--------------------------------------------|------|------|------|--------------|--|
| Total Harmonic Distortion Plus                  | THD+N   | P <sub>OUT</sub> = 10W, R <sub>L</sub> = 4<br>20kHz AES17 filter, f         |                                            |      | 0.04 | 0.14 | - %          |  |
| Noise                                           | I IID+N | POUT = 1W to 10W,<br>to 20kHz AES17 filter                                  | $R_L = 4\Omega$ , BW = 22Hz<br>r, f = 1kHz | 0.1  |      |      | 70           |  |
|                                                 |         | A-weighted, VPVDD =                                                         | = 24V                                      |      | 100  |      |              |  |
| Noise                                           | N       | 22Hz to 22kHz, Vpvc                                                         | DD = 24V                                   |      | 140  |      | J<br>- µVRMS |  |
| 11000                                           | 11      | A-weighted, CTRL5.S<br>SSEN = 1, V <sub>PVDD</sub> = 2                      |                                            |      | 100  |      | μVNIVIS      |  |
| Crosstalk                                       |         | POUT_ = 4W, f = 1kH                                                         | Iz to 10kHz                                |      | 60   |      | dB           |  |
| Efficiency                                      | η       | $R_L = 4\Omega$ , $P_{OUT} = 20^{\circ}$<br>$V_{DD}$ supplied from a supply |                                            | -    | 88   |      | %            |  |
| Internal Switching Frequency<br>Adjust Range    |         | 6 to 15 clock-divider                                                       | range                                      | 300  |      | 750  | kHz          |  |
| ONE-TIME DIAGNOSTICS                            |         |                                                                             |                                            |      |      |      |              |  |
| Short-to-Ground Detection                       |         | CTRL2.STBY = 0, CT                                                          | RL3.SDET = 1                               |      | 75   |      | Ω            |  |
| Short-to-PVDD Detection<br>Threshold            |         | CTRL2.STBY = 1, CTRL3.SDET = 1                                              |                                            |      | 6    |      | V            |  |
| Open-Load Detection                             |         | CTRL3.LDM = 1, power amplifier mode CTRL3.LDM = 0, line-driver mode         |                                            | 70   | 100  |      | 0            |  |
| Open-Load Detection                             |         |                                                                             |                                            | 200  | 300  |      | Ω            |  |
|                                                 |         | 15kHz < f < 25kHz,                                                          | CTRL3.HCL = 0                              | 160  | 291  | 500  | νο Λ         |  |
| Low-Current Threshold                           |         | $T_A = +25^{\circ}C$ ,<br>CTRL3.TW = 1                                      | CTRL3.HCL = 1                              | 200  | 364  | 625  | - mA         |  |
|                                                 |         | f < 20Hz,                                                                   | CTRL3.HCL = 0                              | 0.65 | 1.15 | 1.85 |              |  |
| High-Current Threshold                          |         | CTRL3.TW = 0                                                                | CTRL3.HCL = 1                              | 0.9  | 1.65 | 2.15 | A            |  |
| CONTINUOUS DIAGNOSTICS                          |         |                                                                             |                                            |      |      |      |              |  |
| Differential Output Offset Voltage<br>Threshold |         | No audio in play mod                                                        | de                                         | 0.56 | 1.04 | 1.6  | V            |  |
|                                                 |         |                                                                             | CTRL1.CLVL[1:0]<br>= 11                    | 1    |      |      |              |  |
| Clip Datast Through                             |         | D. 40                                                                       | CTRL1.CLVL[1:0]<br>= 01                    |      | 3    |      | 0/ TLIDA     |  |
| Clip-Detect Threshold                           |         | $R_L = 4\Omega$                                                             | CTRL1.CLVL[1:0]<br>= 10                    |      | 5    |      | %THDN        |  |
|                                                 |         |                                                                             | CTRL1.CLVL[1:0]<br>= 00                    |      | 10   |      | 1            |  |

## **ELECTRICAL CHARACTERISTICS (continued)**

(VPVDD = 14.4V, VDD = VDD5 = 5V, VGND = VPGND = 0V, fsw = 500kHz, MAP.COMP[2:0] = (see Table 20 for applicable setting), TA = -40°C to +125°C; typical values are at TA = +25°C, unless otherwise noted.) (Note 3)

| PARAMETER                       | SYMBOL      | CONE                               | DITIONS          | MIN  | TYP       | MAX  | UNITS |
|---------------------------------|-------------|------------------------------------|------------------|------|-----------|------|-------|
|                                 |             | OUT shorted to ground/PVDD,        | CTRL3.HCL = 0    |      | 1.03      |      |       |
| Short-to-Ground/PVDD            |             | CTRL1.CL_TH = 1                    | CTRL3.HCL = 1    |      | 1.28      |      | - A   |
| Short-to-Ground/F VDD           |             | OUT_ shorted                       | CTRL3.HCL = 0    |      | 3.09      |      |       |
|                                 |             | to ground/PVDD,<br>CTRL1.CL_TH = 0 | CTRL3.HCL = 1    |      | 3.86      |      |       |
| Level 1 Output Current Limit    | ILIM1       | CTRL3.HCL = 0                      |                  | 5.5  | 7         |      | А     |
| Level 2 Output Current Limit    | ILIM2       | CTRL3.HCL = 1                      |                  | 7    | 8.75      |      | А     |
| THERMAL PROTECTION              |             |                                    |                  |      |           |      |       |
| Thermal Warning Range 1         |             | Guaranteed monoto                  | nic              |      | 110       |      | °C    |
| Thermal Warning Range 2         |             | Guaranteed monoto                  | nic              |      | 120       |      | °C    |
| Thermal Warning Range 3         |             | Guaranteed monoto                  | nic              |      | 130       |      | °C    |
| Thermal Warning Range 4         |             | Guaranteed monoto                  | nic              |      | 140       |      | °C    |
| Thermal Shutdown Level          |             | Guaranteed monoto                  | nic              | 150  | 165       |      | °C    |
| Thermal Warning Hysteresis      |             |                                    |                  |      | 5         |      | °C    |
| Thermal Shutdown Hysteresis     |             |                                    |                  | 15   |           |      | °C    |
| CHARGE PUMP                     | '           |                                    |                  |      |           |      |       |
| Switching Frequency             |             | fcp = fsw                          |                  | 300  |           | 750  | kHz   |
| Soft-Start Time                 |             |                                    |                  |      | 100       |      | μs    |
| Charge-Pump Output<br>Impedance |             | Guaranteed by FET measurement      | RDS(ON)          |      | 1.8       |      | Ω     |
| Output Voltage                  |             |                                    |                  | ,    | VPVDD + 5 | )    | V     |
| INTERNAL OSCILLATOR             | '           | •                                  |                  |      |           |      |       |
| SYNC I/O Frequency Range        |             | 2x switching frequer               | ncy              | 0.6  |           | 1.5  | MHz   |
| Frequency                       |             | Spread-spectrum di                 | sabled           | 17.1 | 18        | 18.9 | MHz   |
| DIGITAL INTERFACE (SCL, SD      | A, ADDR, CL | .0, MUTE_CL1, EN, S                | SYNC, FLT_OT)    |      |           |      |       |
| SYNC High                       |             | CTRL1.CM[1:0] = 0                  | 1, ISOURCE = 3mA | 4.5  |           |      | V     |
| SYNC Low                        |             | CTRL1.CM[1:0] = 0                  | 1, ISINK = 3mA   |      |           | 0.4  | V     |
| Input Voltage High              | VINH        |                                    |                  | 2.0  |           |      | V     |
| Input Voltage Low               | VINL        |                                    |                  |      |           | 0.8  | V     |
| Input Voltage Hysteresis        |             |                                    |                  |      | 300       |      | mV    |
| Input Leakage Current           |             | SDA, SCL, CLO, MU                  | TE_CL1, FLT_OT   |      |           | ±10  | μΑ    |
| Output Low Voltage              |             | SDA, CLO, MUTE_C<br>FLT_OT         | L1, ISINK = 3mA, |      |           | 0.4  | V     |
| Pulldown Current                |             | MUTE_CL1                           |                  |      | 5         | 13   |       |
| Pulldown Current                |             | EN                                 |                  |      | 10        | 18   | μΑ    |

## **ELECTRICAL CHARACTERISTICS (continued)**

 $(V_{PVDD} = 14.4V, V_{DD} = V_{DD5} = 5V, V_{GND} = V_{PGND} = 0V, f_{SW} = 500kHz, MAP.COMP[2:0] = (see Table 20 for applicable setting), T_{A} = -40^{\circ}C to +125^{\circ}C; typical values are at T_{A} = +25^{\circ}C, unless otherwise noted.) (Note 3)$ 

| PARAMETER                  | SYMBOL         | CONDITIONS                        | MIN | TYP | MAX | UNITS |
|----------------------------|----------------|-----------------------------------|-----|-----|-----|-------|
| I <sup>2</sup> C TIMING    |                |                                   |     |     |     |       |
| Output Fall Time           | toF            | CBUS = 10pF to 400pF              |     |     | 250 | ns    |
| Pin Capacitance            |                |                                   |     |     | 10  | pF    |
| Clock Frequency            | fscl           |                                   |     |     | 400 | kHz   |
| SCL Low Time               | tLOW           |                                   | 1.3 |     |     | μs    |
| SCL High Time              | tHIGH          |                                   | 0.6 |     |     | μs    |
| START Condition Hold Time  | tHD:STA        | Repeated START condition          | 0.6 |     |     | μs    |
| START Condition Setup Time | tsu:sta        | Repeated START condition          | 0.6 |     |     | μs    |
| Data Hold Time             | thd:dat        |                                   | 0   |     | 900 | ns    |
| Data Setup Time            | tsu:dat        |                                   | 100 |     |     | ns    |
| Input Rise Time            | t <sub>R</sub> | SCL, SDA                          |     |     | 300 | ns    |
| Input Fall Time            | tF             | SCL, SDA                          |     |     | 300 | ns    |
| STOP Condition Setup Time  | tsu:sto        |                                   | 0.6 |     |     | μs    |
| Bus Free Time              | tBUF           | Between START and STOP conditions | 1.3 |     |     | μs    |
| Maximum Bus Capacitance    | CBUS           | Per bus line                      |     |     | 400 | рF    |

**Note 3:** All units are 100% production tested at  $T_A = +25$ °C. All temperature limits are guaranteed by design.

## **Typical Operating Characteristics**

 $(V_{PVDD} = 24V, V_{DD} = V_{DD5} = 5V, V_{GND} = V_{PGND} = 0V, f_{SW} = 500kHz, MAP.COMP[2:0] = 011, see Table 32 for LC filter value, T_A = +25°C, unless otherwise noted.)$ 



## Typical Operating Characteristics (continued)

 $(V_{PVDD} = 24V, V_{DD} = V_{DD5} = 5V, V_{GND} = V_{PGND} = 0V, f_{SW} = 500kHz, MAP.COMP[2:0] = 011, see Table 32 for LC filter value, T_A = +25°C, unless otherwise noted.)$ 





# SPREAD-SPECTRUM MODULATION WIDEBAND OUTPUT SPECTRUM



## SPREAD-SPECTRUM MODULATION WIDEBAND OUTPUT SPECTRUM



## Pin Configuration



## Pin Description

| PIN           | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|---------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 24, 25, 48 | PVDD | Audio Output Power-Supply Input. Bypass each PVDD to its PGND pair locally with 0.1µF and 4.7µF ceramic capacitors. Each PVDD/PGND pair consists of one PVDD and two PGNDs. The PVDD/PGND pairs are 1 and 9-10, 48 and 39-40, 24 and 11-12, and 25 and 37-38. Bypassing PVDD locally minimizes the area of di/dt loops. An additional 1000µF, low-ESR electrolytic capacitor should be placed from 1 and 48 to PGND and 24 and 25 to PGND. |
| 2             | FB2+ | Output 2 Positive Feedback. Connect to the LC filter's positive output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                |
| 3             | FB2- | Output 2 Negative Feedback. Connect to the LC filter's negative output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                |

## Pin Description (continued)

| PIN                | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4                  | FB3+            | Output 3 Positive Feedback. Connect to the LC filter's positive output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |
| 5                  | FB3-            | Output 3 Negative Feedback. Connect to the LC filter's negative output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |
| 6                  | CL0             | Active-Low Open-Drain Clip 0 Output. $\overline{\text{CL0}}$ is configurable to provide clipping indication for outputs 0 and 1 or for all four outputs.                                                                                                                                                                                                                                                                                              |
| 7                  | OUT3+           | Channel 3 Power Amplifier Positive Output                                                                                                                                                                                                                                                                                                                                                                                                             |
| 8                  | OUT3-           | Channel 3 Power Amplifier Negative Output                                                                                                                                                                                                                                                                                                                                                                                                             |
| 9–12,<br>37–40, 43 | PGND            | Audio Output Power Ground                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 13                 | OUT2+           | Channel 2 Power Amplifier Positive Output                                                                                                                                                                                                                                                                                                                                                                                                             |
| 14                 | OUT2-           | Channel 2 Power Amplifier Negative Output                                                                                                                                                                                                                                                                                                                                                                                                             |
| 15                 | MUTE_CL1        | Mute Input or Active-Low Open-Drain Clip 1 Output. MUTE_CL1 is configurable as a mute input or as an open-drain clip indicator output. When configured as an input, drive MUTE_CL1 low to mute all four outputs. As an output, MUTE_CL1 provides clipping indication for outputs 2 and 3. This pin also selects the low bit of the I <sup>2</sup> C address and is latched upon the rising edge of the EN pin. MUTE_CL1 has an internal 5µA pulldown. |
| 16                 | IN-             | Common Audio Negative Input. IN- has $5k\Omega$ of input resistance. Bypass to analog ground with $2\mu F$ or $4\times C_{IN\_+}$ .                                                                                                                                                                                                                                                                                                                   |
| 17                 | GND             | Analog Ground                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 18                 | V <sub>DD</sub> | 5V Analog Power-Supply Input. Bypass with a 2.2µF or larger ceramic capacitor to GND. VDD provides power to the analog and digital circuitry.                                                                                                                                                                                                                                                                                                         |
| 19                 | IN0+            | Channel 0 Audio Input. IN0+ has $20k\Omega$ of input resistance. Connect a series capacitor of at least 0.47 $\mu$ F to IN0+.                                                                                                                                                                                                                                                                                                                         |
| 20                 | IN1+            | Channel 1 Audio Input. IN1+ has $20k\Omega$ of input resistance. Connect a series capacitor of at least 0.47 $\mu$ F to IN1+.                                                                                                                                                                                                                                                                                                                         |
| 21                 | REF             | 2.2V Reference Output. Bypass REF to GND with a 1µF ceramic capacitor.                                                                                                                                                                                                                                                                                                                                                                                |
| 22                 | IN2+            | Channel 2 Audio Input. IN2+ has $20k\Omega$ of input resistance. Connect a series capacitor of at least 0.47 $\mu$ F to IN2+.                                                                                                                                                                                                                                                                                                                         |
| 23                 | IN3+            | Channel 3 Audio Input. IN3+ has $20k\Omega$ of input resistance. Connect a series capacitor of at least 0.47 $\mu$ F to IN3+.                                                                                                                                                                                                                                                                                                                         |
| 26                 | SYNC            | Sync I/O. In master mode, SYNC outputs a clock signal that is synchronized to that of the modulator. In slave mode, SYNC is a clock input and serves as the clock source for the modulator.                                                                                                                                                                                                                                                           |
| 27                 | EN              | Enable Input. Connect EN to VDD for normal operation. Connect EN to GND to place the device in a low-power mode. There is an internal 10µA pulldown on EN.                                                                                                                                                                                                                                                                                            |
| 28                 | SCL             | I <sup>2</sup> C Serial-Clock Input                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 29                 | SDA             | I <sup>2</sup> C Serial-Data Input and Output                                                                                                                                                                                                                                                                                                                                                                                                         |
| 30                 | FB1-            | Output 1 Negative Feedback. Connect to the LC filter's negative output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |
| 31                 | FB1+            | Output 1 Positive Feedback. Connect to the LC filter's positive output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |
| 32                 | FB0-            | Output 0 Negative Feedback. Connect to the LC filter's negative output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |
| 33                 | FB0+            | Output 0 Positive Feedback. Connect to the LC filter's positive output through a 150 $\Omega$ ±1% resistor.                                                                                                                                                                                                                                                                                                                                           |

## Pin Description (continued)

|     | T                |                                                                                                                                                                                                                                                                                                                                                                     |
|-----|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                            |
| 34  | FLT_OT           | Active-Low Open-Drain Fault and Overtemperature Output. FLT_OT provides indication of faults, overtemperature, and thermal shutdown status.                                                                                                                                                                                                                         |
| 35  | OUT0-            | Channel 0 Power Amplifier Negative Output                                                                                                                                                                                                                                                                                                                           |
| 36  | OUT0+            | Channel 0 Power Amplifier Positive Output                                                                                                                                                                                                                                                                                                                           |
| 41  | OUT1-            | Channel 1 Power Amplifier Negative Output                                                                                                                                                                                                                                                                                                                           |
| 42  | OUT1+            | Channel 1 Power Amplifier Positive Output                                                                                                                                                                                                                                                                                                                           |
| 44  | V <sub>DD5</sub> | 5V Power-Supply Input. Bypass with a 0.1µF capacitor to PGND. V <sub>DD5</sub> provides power to the gate drivers and charge pump.                                                                                                                                                                                                                                  |
| 45  | CM               | Charge-Pump Capacitor Negative Terminal                                                                                                                                                                                                                                                                                                                             |
| 46  | CHOLD            | Charge-Pump Output. Connect a 1µF capacitor from CHOLD to PVDD.                                                                                                                                                                                                                                                                                                     |
| 47  | CP               | Charge-Pump Capacitor Positive Terminal                                                                                                                                                                                                                                                                                                                             |
| _   | EPR              | Top Side Exposed Pad. Connect this exposed pad to an external heatsink to ensure the device is adequately cooled. The maximum power dissipation in the device is a function of this external heatsink and other system parameters. See the <i>Thermal Information</i> section for more information. The top side exposed pad is electrically isolated from the die. |

## **Functional Diagram**





Figure 1. Detailed Block Diagram of the MAX13301 Audio Path

## **Detailed Description**

The MAX13301 4-channel, Class D audio power amplifiers is specifically designed for automotive applications. Integrated feedback from the LC filter's output improves the THD+N by reducing the distortion, providing Class AB performance while achieving efficiency up to 90.5%. The devices also support spread-spectrum modulation for AM radio compatibility.

### **Description of Operation**

The device emulates current-mode controllers with digital feed-forward (Figure 1). The internal oscillator creates an 18MHz square wave. The I<sup>2</sup>C controls a clock divider that divides down this high-frequency clock to a usable frequency. The resulting square wave is integrated to create

a triangle wave. A 3-bit ADC converts the PVDD voltage into a code that adjusts the resistors used in the triangle-wave integrator. The triangle-wave amplitude becomes progressively larger as PVDD increases. The triangle wave is fed into the PWM comparator.

The two differential amplifiers provide both analog and digital feedback. The feedback is summed with the output of the preamplifier at the error amplifier. The output of the error amplifier is an AC replica of the inductor current (emulated current mode) and the triangle wave is therefore the slope compensation. The PWM comparator controls the full-bridge operation, turning on and off each FET pair (double-edge modulation). To ensure that the devices switch at the desired frequency, it is important to ensure that the triangle wave is greater than the error-

amplifier ramp. The design equation that must be met to ensure constant frequency is as follows:

Error-Amplifier Ramp < 2/3 Triangle-Wave Ramp

The error-amplifier ramp is fixed by the gain of the differential amplifiers used in the feedback loop and by the error-amplifier compensation capacitor programmed through I<sup>2</sup>C. To ensure the design equation for fixed frequency is met, the error-amplifier compensation capacitor tracks the integrator capacitor used to generate the triangle wave.

For optimal noise shaping, the error-amplifier capacitor should be set to a small value. This results in a broadband spectrum where the error amplifier pushes the noise created by the clock jitter and PWM sampling above the audio range. However, there is a limit. Because the triangle-wave capacitor tracks the error-amplifier capacitor, small capacitor values can clip the triangle wave as it runs out of supply. This effect is aggravated at high PVDD voltages by the ADC action that decreases the integrator resistor at higher supply voltages. Tables 20 and 21 are lookup tables to facilitate choosing the optimal setting for the error-amplifier capacitance (MAP.COMP[2:0]).

It is possible to change this setting instantaneously while playing music, but if there is no music, a slight audible click is heard at the speakers. Systems that monitor the input voltage can take advantage of this instantaneous programmability and use a smaller error-amplifier capacitor at lower PVDD voltages. Higher switching frequencies also allow the use of a smaller integrator capacitor, and thus help improve the noise performance of the amplifier.

Do not set the error-amplifier capacitor to a value less than 18pF. Doing so results in extreme distortion, as the triangle wave clips. The MAP.COMP[2:0] settings that result in this behavior are listed as reserved (Table 19).

## Advantage of Feedback After the Filter

High-fidelity audio amplifiers require very low output impedance. The device achieves this by using a dual-

feedback approach. The digital feedback (feedback from OUT\_\_ outputs) emulates current-mode enabling on chip compensation. The analog feedback (FB\_ inputs) significantly reduces the output impedance of the amplifier and at the same time, compensates for the nonideal characteristics of the output filter. If the characteristics of the speaker and/or output filter change with age or temperature, the analog feedback compensates accordingly. Further inductor matching is less critical because the inductors are inside the feedback loop. Because the inductors are inside the feedback loop, the loop can dampen out any LC ringing that might occur when the amplifier is used as a line driver. The analog feedback is differential so it does not help with common-mode ringing. Thus, the Zobel (RC) networks are required on each speaker connection to damp any common-mode ringing associated with the LC output filter and speaker.

#### **Operating Modes**

Configure the device for one of three states of activity: normal, standby, or shutdown.

#### Normal

In normal mode, the device is ready for play. Placing the device in standby reduces power consumption while keeping fault monitors and the I<sup>2</sup>C interface on to communicate fault conditions. In shutdown, the device is completely disabled and draws minimal current from the battery.

To reset the device and clear all register contents to their reset values, set CTRL5.RST to 1. After reset, this bit is automatically cleared back to 0.

#### Standby

In standby, all circuitry is disabled except the fault monitors and the I<sup>2</sup>C interface. The I<sup>2</sup>C registers retain their content and are still interactive. To place the device in standby, set the CTRL2.STBY bit to 1. In standby, the device draws 11mA from all power-supply inputs.

Before exiting standby, always set the CTRL1.CL\_TH (current-limit threshold setting) bit to 1. After exiting standby, clear CTRL1.CL\_TH back to 0.

**Table 1. Operating Modes** 

| MODE     | EN   | CTRL2.STBY | I <sup>2</sup> C | FAULT MONITORS | ALL OTHER CIRCUITRY |
|----------|------|------------|------------------|----------------|---------------------|
| Normal   | High | 0          | Enabled          | On             | On                  |
| Standby  | High | 1          | Enabled          | On             | Off                 |
| Shutdown | Low  | X          | Off              | Off            | Off                 |

X = Don't care

#### Shutdown

In shutdown, all circuitry including the fault monitors and I<sup>2</sup>C interface is disabled to reduce power consumption and extend battery life. Connect EN to logic-high for normal operation. Connect EN to GND to place the device in a low-power shutdown mode. In shutdown, the devices draw 17mA (typ) from the battery.

#### **Clock Source**

The device supports fixed-frequency modulation with an internal or external clock. The modulation mode is selected through CTRL1.CM[1:0] (operating mode select bits).

### Master Configuration

In master mode, 10 modulation frequencies are available in fixed-frequency modulation mode. Program CTRL0.MDIV[3:0] (master clock-divide ratio bits) for the desired frequency.

#### Slave Configuration

Configuring the device as a slave allows an external clock source to provide the switching frequency. In this case, apply the external clock signal at SYNC at double the desired switching frequency.

#### Fixed-Frequency Modulation Mode

The devices supports a fixed-frequency modulation mode with 10 different selectable frequencies between 300kHz and 750kHz. The frequency is selectable through the I<sup>2</sup>C interface. The frequency spectrum consists of the fundamental switching frequency and its associated harmonics (see the wideband output spectrum graphs in the *Typical Operating Characteristics*). For applications where exact spectrum placement of the switching fundamental is important, program the switching frequency so that the harmonics do not fall within a sensitive frequency band.

#### Spread Spectrum

The device features a unique spread-sprectrum mode that flattens the wideband spectral components, improving EMI emissions that can be radiated by the speaker and cables. This feature is only available in master clock mode and is enabled by setting the CTRL5.SS[2:0] and CTRL5.SSEN bits. In spread-spectrum mode, the switching frequency vaies linearly by up to 7% depending on CTRL5.SS[2:0] setting. The modulation scheme remains the same, but the period of the triangle waveform changes from cycle to cycle. Instead of a large amount of spectral energy present at multiples of the switching frequency, the energy is now spread over a bandwidth that increases with frequency. Above a few megahertz, the wideband spectrum looks like white noise for EMI

purposes. A proprietary amplifier topology ensures this does not significantly increase the noise floor in the audio bandwidth.

### **Efficiency**

The high efficiency of a Class D amplifier is due to the switching operation of the output stage transistors. In a Class D amplifier, the output transistors act as current-steering switches and consume negligible additional power. Any power loss associated with the Class D output stage is mostly due to the I<sup>2</sup>R loss of the MOSFET on-resistance and quiescent current overhead. The theoretical best efficiency of a linear amplifier is 78% at peak output power. Under normal operating levels (typical music reproduction levels), the efficiency falls below 30%, whereas the device exhibits > 80% efficiency under the same conditions (Figure 2).

### **Current Limit**

The current limit of the outputs is selectable between 7A (typ) and 8.75A (typ) through the CTRL3.HCL bit.

When the current limit is exceeded, the affected output is latched off and its corresponding overcurrent indicator bit  $OSTAT0.\overline{OC[3:0]}$  is set to 0. The device does not attempt to activate the output until instructed by the microcontroller to do so. After eliminating the cause of the current limit, reactivate the output by setting  $OSTAT0.\overline{OC[3:0]}$  to 1.

Short to either ground or battery causes the output to be latched off and its corresponding OSTAT0. $\overline{OC[3:0]}$  bit to be set to 0. After removing the short, reactivate the output by setting OSTAT0. $\overline{OC[3:0]}$  to 1.



Figure 2. Efficiency vs. Output Power of Class AB Amplifier and the MAX13301

The device has real-time current limit for shorted outputs, outputs shorted to battery, outputs shorted to ground, and outputs shorted to adjacent channels.

For shorted outputs, the devices enter cycle-by-cycle current limit. In a BTL configuration, current flows diagonally through two of the four FETs at any instant in time. If the current in either of these FETs reaches the current-limit threshold, then both turn off and the other pair of diagonal FETs turns on for a fixed time. This creates distortion, as the music clips. The internal logic of the device counts the cycle-by-cycle current-limit events, and if too many happen in a fixed amount of time, the devices latch off the faulted channel. Current limit is programmable with the I<sup>2</sup>C. When CTRL3.HCL = 1, the peak current is limited to 8.75A (typ). With CTRL3.HCL = 0, peak current is limited to 7A (typ).

Short-to-battery and short-to-ground take advantage of the diagonal flow of current in a full bridge to detect fault conditions. The load current during normal operation should be equal in the two diagonal FETs that are actively conducting current. When an output is shorted to battery or ground, the current is no longer equal and the degree of mismatch is a measure of the severity of the fault. If the mismatch threshold is exceeded in any channel, that channel is immediately shut down and an overcurrent fault is reported. The level of mismatch is programmable through I2C. When CTRL1.CL\_TH = 0, the mismatch threshold is 3.09A with CTRL3.HCL = 0 and 3.86A with CTRL3.HCL = 1. When CTRL1.CL\_TH = 1, the mismatch threshold is 1.03A with CTRL3.HCL = 0 and 1.28A with CTRL3.HCL = 1. The lower setting is preferred in that it can detect a misconfigured speaker. For example, the lower setting issues a fault if a  $4\Omega$  speaker is incorrectly connected between one of the outputs and ground. At startup, when a large snubber capacitor is present, the higher setting is sometimes required to avoid false trips. When the bridge starts switching, both snubber capacitors must be charged to half the battery. The charging current mimics a short to ground. Following the startup procedure is the best way to avoid issues with overcurrent faults.

#### Mute/Precharging

The device features a clickless/popless mute mode. When muted, the volume at the speaker is reduced to an inaudible level. To mute the device, configure MUTE\_CL1 as a mute input by setting MAP.MCLP (clip output mapping bit) to 0. Then drive the mute input low. Use the mute function during system power-up and power-down to ensure optimum click-and-pop performance.

It is also advisable to set CTRL1.PRE (precharge bit) to 1 after taking the device out of standby mode to precharge the input DC-blocking capacitors. This action should be part of any startup routine. Precharging the DC-blocking capacitors enhances click-and-pop performance. Capacitors that are 0.47µF/2µF in series with the inputs take about 1ms to be charged.

### **Output Configuration**

The four FETs forming the full-bridge output of each channel can be programmed into one of four states: high-impedance (default), forced overvoltage, mute, and play through the CTRL2.MD01\_[1:0] (channels 0 and 1 output mode) and CTRL2.MD23\_[1:0] (channels 2 and 3 output mode) bits. Channels 0 and 1 and channels 2 and 3 always share the same configuration.

In high-impedance mode, all four FETs are turned off. In forced overvoltage state, each half-bridge output is regulated to 1/2 VPVDD. In mute mode, the outputs continue to switch but the volume is kept to an inaudible level. In play mode, the FETs switch normally.

#### I2C Interface

The device features an I<sup>2</sup>C, 2-wire serial interface consisting of a serial-data line (SDA) and a serial-clock line (SCL). SDA and SCL facilitate communication between the device and the master at clock rates up to 400kHz. When the device is used on an I<sup>2</sup>C bus with multiple devices, the V<sub>DD</sub> supply must stay powered on to ensure proper I<sup>2</sup>C bus operation. The master, typically a microcontroller, generates SCL and initiates data transfer on the bus. Figure 3 shows the 2-wire interface timing diagram.

A master device communicates to the IC by transmitting the proper address followed by the data word. Each transmit sequence is framed by a START (S) or repeated START (Sr) condition, and a STOP (P) condition. Each word transmitted over the bus is 8 bits long and is always followed by an acknowledge clock pulse.

The SDA line operates as both an input and an opendrain output. A pullup resistor, greater than  $500\Omega,$  is required on the SDA bus. The SCL line operates as an input only. A pullup resistor, greater than  $500\Omega,$  is required on SCL if there are multiple masters on the bus, or if the master in a single-master system has an opendrain SCL output. Series resistors in line with SDA and SCL are optional. The SCL and SDA inputs suppress noise spikes to ensure proper device operation even on a noisy bus.



Figure 3. 2-Wire Serial-Interface Timing Diagram



Figure 4. START, STOP, and Repeated START Conditions

#### Bit Transfer

One data bit is transferred during each SCL cycle. The data on SDA must remain stable during the high period of the SCL pulse. Changes in SDA while SCL is high are control signals (see the *START* and *STOP* Conditions section). SDA and SCL idle high when the I<sup>2</sup>C bus is not busy.

#### STOP and START Conditions

A master device initiates communication by issuing a START condition. A START condition is a high-to-low transition on SDA with SCL high. A STOP condition is a low-to-high transition on SDA while SCL is high (Figure 4). A START condition from the master signals the beginning of a transmission to the device. The master terminates transmission and frees the bus by issuing a STOP condition. The bus remains active if a repeated START condition is generated instead of a STOP condition.

#### Early STOP Condition

The device recognizes a STOP condition at any point during data transmission, except if the STOP condition occurs in the same high pulse as a START condition.

#### Slave Address

Each time the device is enabled, the state of the MUTE\_CL1 input is latched and determines the device's slave address. Table 2 shows the two possible hardware-defined slave addresses of the devices.

Once the device is enabled, it is programmable to one of four I<sup>2</sup>C slave addresses through CTRL4.ADDR[1:0] (I<sup>2</sup>C slave address setting bits), as shown in Table 3. When initially setting the slave address, use the default slave address as discussed in the previous paragraph and shown in Table 2. After setting the slave address, set the CTRL5.ADDR\_DEF (I<sup>2</sup>C slave address definition bit) to 1. For subsequent reads and writes, use the new software-defined address. These slave addresses are unique device IDs.

The address is defined as the 7 most significant bits (MSBs) followed by the  $R/\overline{W}$  bit. Set the  $R/\overline{W}$  bit to 1 to configure the device to read mode. Set the  $R/\overline{W}$  bit to 0 to configure the device to write mode. The address is the first byte of information sent to the device after the START condition.

**Table 2. Default Slave Address** 

| MUTE_CL1 | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | <b>A</b> 1 | A0 | R/W | WRITE | READ |
|----------|----|------------|------------|----|----|------------|----|-----|-------|------|
| Low      | 1  | 1          | 0          | 1  | 1  | 0          | 1  | X   | 0xDA  | 0xDB |
| High     | 1  | 1          | 0          | 1  | 1  | 0          | 0  | Χ   | 0xD8  | 0xD9 |

Table 3. I<sup>2</sup>C Programmable Slave Address

| CTRL4.<br>ADDR[1:0] | A6 | <b>A</b> 5 | <b>A</b> 4 | А3 | A2 | A1 | Α0 | R/W | WRITE | READ |
|---------------------|----|------------|------------|----|----|----|----|-----|-------|------|
| 00                  | 1  | 1          | 0          | 1  | 1  | 0  | 0  | X   | 0xD8  | 0xD9 |
| 01                  | 1  | 1          | 0          | 1  | 1  | 1  | 0  | Х   | 0xDC  | 0xDD |
| 10                  | 1  | 1          | 0          | 1  | 1  | 0  | 1  | X   | 0xDA  | 0xDB |
| 11                  | 1  | 1          | 0          | 1  | 1  | 1  | 1  | X   | 0xDE  | 0xDF |

#### Acknowledge

The acknowledge bit (ACK) is a clocked 9th bit that the device uses to handshake receipt each byte of data (Figure 5). The device pulls down SDA during the master-generated 9th clock pulse. The SDA line must remain stable and low during the high period of the acknowledge clock pulse. Monitoring ACK allows for detection of unsuccessful data transfer occurs if a receiving device is busy or if a system fault has occurred. In the event of an unsuccessful data transfer, the bus master can reattempt communication.

#### Write Data Format

A write to the device includes transmission of a START condition, the slave address with the write bit set to 0, one byte of data to register address, one byte of data to the command register, and a STOP condition. Figure 6 illustrates the proper format for one frame.

#### Read Data Format

A read from the device includes transmission of a START condition, the slave address with the write bit set to 0, one byte of data to register address, restart condition, the slave address with read bit set to 1, one byte of data to the command register, and a STOP condition. Figure 6 illustrates the proper format for one frame.



Figure 5. Acknowledge Condition



Figure 6. Data Format of I<sup>2</sup>C Interface Write Mode Read Mode

Register Map

## Table 4. Register Map

|          | •     |       |       |       |        |        |        |          |         |     |                         |
|----------|-------|-------|-------|-------|--------|--------|--------|----------|---------|-----|-------------------------|
| REGISTER | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3  | BIT 2  | BIT 1  | BIT 0    | ADDRESS | R/W | POWER-ON<br>RESET (POR) |
| CTRL0    | _     | _     | MDIV3 | MDIV2 | MDIV1  | MDIV0  | TW1    | TW0      | 0x00    | R/W | 0x24                    |
| CTRL1    | _     | CL_TH | CLVL1 | CLVL0 |        | PRE    | CM1    | CM0      | 0x01    | R/W | 0x00                    |
| CTRL2    | _     | _     | STBY  | _     | MD23_1 | MD23_0 | MD01_1 | MD01_0   | 0x02    | R/W | 0x20                    |
| CTRL3    | TW    | RDET  | SDET  | DIS   | _      | HCL    | _      | LDM      | 0x03    | R/W | 0x00                    |
| CTRL4    | _     | _     | ADDR1 | ADDR0 | _      | _      | _      | _        | 0x04    | R/W | 0xC0                    |
| CTRL5    | SSEN  | RST   | SS2   | SS1   | SS0    | PAR1   | PAR0   | ADDR_DEF | 0x05    | R/W | 0x01                    |
| MAP      | COMP2 | COMP1 | COMP0 | OTWM  | LCTM   | MCLP   | OTM    | FLTM     | 0x06    | R/W | 0x40                    |
| STAT     | _     | OT    | OTW   | OV    | ŪV     | OC     | CPUV   | CLIP     | 0x07    | R   | _                       |
| OSTAT0   | OC3   | OC2   | OC1   | OC0   | CLIP3  | CLIP2  | CLIP1  | CLIP0    | 0x08    | R   | _                       |
| OSTAT1   | LDOK3 | LDOK2 | LDOK1 | LDOK0 | LOAD3  | LOAD2  | LOAD1  | LOAD0    | 0x09    | R   | _                       |
| OSTAT2   | SBAT3 | SBAT2 | SBAT1 | SBAT0 | SGND3  | SGND2  | SGND1  | SGND0    | 0x0A    | R   | _                       |
| OSTAT3   | _     | _     | _     | VER   | VOS3   | VOS2   | VOS1   | VOS0     | 0x0B    | R   | _                       |

## Table 5. Control Register 0

|       | CTRL0 |   |       |       |       |       |     |     |  |  |  |
|-------|-------|---|-------|-------|-------|-------|-----|-----|--|--|--|
| BIT # | 7     | 6 | 5     | 4     | 3     | 2     | 1   | 0   |  |  |  |
| NAME  | _     | _ | MDIV3 | MDIV2 | MDIV1 | MDIV0 | TW1 | TWO |  |  |  |
| POR   | 0     | 0 | 1     | 0     | 0     | 1     | 0   | 0   |  |  |  |

## Table 6. Control Register 0 Bit Description

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| MDIV[3:0] | Master Clock-Divide Ratio. In master mode, the modulation and charge-pump frequencies are each set to 4.5MHz/(MDIV[3:0]). The device is in standby mode for MDIV[3:0] ≤ 3. The valid operating frequencies are 750kHz, 642.9kHz, 562.5kHz, 500kHz, 450kHz, 409.1kHz, 375kHz, 346.2kHz, 321.4kHz, and 300kHz. Switching frequencies below 450kHz compromises noise, as a larger integrator and triangle-wave capacitor trim setting is required. |
|           | In slave mode, the modulation and charge-pump frequency are always set to fSYNC/2, where fSYNC is the frequency of the clock signal applied to the SYNC input.                                                                                                                                                                                                                                                                                  |
| TW[1:0]   | Thermal Warning Threshold. This threshold determines the temperature at which the status bit STAT. OTW asserts.  00 = Junction temperature exceeds 110°C.  01 = Junction temperature exceeds 120°C.  10 = Junction temperature exceeds 130°C.  11 = Junction temperature exceeds 140°C.                                                                                                                                                         |

Table 7. Control Register 1

|       | CTRL1 |       |       |       |   |     |     |     |  |  |  |
|-------|-------|-------|-------|-------|---|-----|-----|-----|--|--|--|
| BIT # | 7     | 6     | 5     | 4     | 3 | 2   | 1   | 0   |  |  |  |
| NAME  | _     | CL_TH | CLVL1 | CLVL0 | _ | PRE | CM1 | CM0 |  |  |  |
| POR   | 0     | 0     | 0     | 0     | 0 | 0   | 0   | 0   |  |  |  |

## **Table 8. Control Register 1 Bit Description**

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CL_TH     | Selects the current threshold for the real-time short-to-ground and short-to-battery detection diagnostics. Set this bit to 0 before exiting high-Z mode to prevent false triggering of short-to-ground and short-to-battery faults during startup. Set this bit to 1 after the device has entered mute or play mode.  0 = High threshold  1 = Normal threshold                                                 |
| CLVL[1:0] | Clip Level. The clip level provides an indication of the amount of total harmonic distortion in the output signal.  00 = THD exceeds 10%  10 = THD exceeds 5%  01 = THD exceeds 3%  11 = THD exceeds 1%                                                                                                                                                                                                         |
| PRE       | Precharge. Use PRE to precharge the input DC-blocking capacitors. Set this bit to 1 as part of the startup procedure. A 2µF capacitor for IN- and 0.47µF input blocking capacitors require a 1ms precharge to avoid startup pop.  0 = Disable precharging 1 = Enable precharging                                                                                                                                |
| CM[1:0]   | Clock Mode. Before selecting the operating mode, three-state all outputs.  00 = Master fixed frequency, switching frequency set by the master clock-divide ratio (CTRL0.MDIV[3:0]) bits, SYNC output disabled  01 = Master fixed frequency, switching frequency set by the master clock-divide ratio (CTRL0.MDIV[3:0]) bits, SYNC output enabled  10 = Reserved  11 = Slave fixed frequency, SYNC input enabled |

## Table 9. Control Register 2

|      | CTRL2 |   |      |   |        |        |        |        |  |  |  |
|------|-------|---|------|---|--------|--------|--------|--------|--|--|--|
| BIT# | 7     | 6 | 5    | 4 | 3      | 2      | 1      | 0      |  |  |  |
| NAME | _     | _ | STBY | _ | MD23_1 | MD23_0 | MD01_1 | MD01_0 |  |  |  |
| POR  | 0     | 0 | 1    | 0 | 0      | 0      | 0      | 0      |  |  |  |

# Table 10. Control Register 2 Bit Description

| BIT        | BIT DESCRIPTION                                                                                                                                                                                                                                                                                |
|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STBY       | Standby Mode. Wait 50ms after exiting standby mode to allow the charge pump and reference to stabilize before entering mute or play mode.  0 = Normal mode  1 = Standby mode. The charge pump, preamplifier, and modulator are disabled. Fault monitors and I <sup>2</sup> C are still active. |
| MD23_[1:0] | Channels 2 and 3 Output Mode. Channels 2 and 3 are always in the same configuration. MD23_[1:0] determines the state of outputs 2 and 3.  00 = High-Z  01 = Mute  10 = Forced overvoltage. In this state, both differential outputs are charged to 1/2 VPVDD.  11 = Play                       |
| MD01_[1:0] | Channels 0 and 1 Output Mode. Channels 0 and 1 are always in the same mode. MD01_[1:0] determines the state of outputs 0 and 1.  00 = High-Z  01 = Mute  10 = Force overvoltage. In this state, both differential outputs are charged to 1/2 VPVDD.  11 = Play                                 |

**Table 11. Control Register 3** 

|       | CTRL3 |      |      |     |   |     |   |     |  |  |  |
|-------|-------|------|------|-----|---|-----|---|-----|--|--|--|
| BIT # | 7     | 6    | 5    | 4   | 3 | 2   | 1 | 0   |  |  |  |
| NAME  | TW    | RDET | SDET | DIS | _ | HCL | _ | LDM |  |  |  |
| POR   | 0     | 0    | 0    | 0   | 0 | 0   | 0 | 0   |  |  |  |

## **Table 12. Control Register 3 Bit Description**

| BIT  | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TW   | Tweeter-Detect Current Threshold Setting 0 = The current threshold at which OSTAT1.\overline{LOAD[3:0]} (load indicator bit) asserts is set equal to the shorted-load current threshold (see the <i>Electrical Characteristics</i> table). Use this setting when running shorted-load diagnostic. 1 = The current threshold at which OSTAT1.\overline{LOAD[3:0]} asserts is set equal to the tweeter detect current threshold. This threshold is approximately 25% of the default value to facilitate tweeter detection. Use this setting when the running tweeter diagnostic or for detecting the presence of a speaker.                                                                                                                                                                                                                                                                                                                                           |
| RDET | Open-Load Diagnostic Enable. Upon detecting an open load on any of the outputs, the corresponding OSTAT1. \(\overline{\text{LDOK[3:0]}}\) (load OK indicator bit) asserts. Always perform short-to-ground and short-to-battery diagnosis before entering RDET mode. If a short-to-battery is detected, do not enter RDET mode. After performing the short-to-battery test, discharge both outputs by setting CTRL3.DIS to 1 for 200\(\omega\$s, then reset CTRL3.DIS back to 0. Failure to follow this procedure can result in a loud pop at the speaker.  Because the results are not latched, read \(\overline{\text{LDOK[3:0]}}\) before clearing RDET. Wait a minimum of 200\(\omega\$s before reading these status bits. RDET can only be set after three-stating all four outputs. When performing the open-load diagnostic, set the CTRL3.SDET (short-to-ground/battery enable) bit to 0.  0 = Disable open-load diagnostic  1 = Enable open-load diagnostic |
| SDET | Short-to-Ground/Battery Diagnostic Enable. Upon detecting a short-to-ground or battery on any of the outputs, the corresponding OSTAT2.SBAT[3:0] (short-to-battery) and OSTAT2.SGND[3:0] (short-to-ground) bits assert. Because the results are not latched, read OSTAT2.SBAT[3:0] and OSTAT2.SGND[3:0] before clearing SDET. Wait a minimum of 200µs before reading these status bits. Before setting SDET to 1, three-state all four outputs and set the CTRL3.DIS (discharge output enable) bit to 1 and then reset back to 0. Before performing the short-to-ground/battery diagnostic, set the CTRL3.RDET (open-load diagnostic enable) bit to 0. To test for short-to-ground, set CTRL2.STBY to 0, and to test for short-to-battery, set CTRL2.STBY to 1. 0 = Disable short-to-ground/battery diagnostic                                                                                                                                                      |
| DIS  | Discharge Output Enable. Set DIS to 1 to discharge all outputs with 15mA current sources. Use DIS to discharge all outputs before performing the short-to-ground/battery diagnostic (SDET) to avoid a loud pop on the speaker. DIS can only be set to 1 after three-stating all four outputs.  0 = Output discharge is disabled.  1 = Output discharge is enabled.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| HCL  | Current-Limit Level. HCL sets the current-limit threshold of the outputs during normal operation. 0 = 7A (typ) current limit 1 = 8.75A (typ) current limit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| LDM  | Line-Driver Mode. Use LDM to set the load resistance threshold required to assert the OSTAT1. $\overline{\text{LDOK}[3:0]}$ (load-okay indicator bit). Any load with a resistance greater than the threshold is interpreted as an open output. $0 = \text{Line-driver mode}$ , OSTAT1. $\overline{\text{LDOK}[3:0]} = 1$ if $R_L > 300\Omega$ $1 = \text{Power amplifier mode}$ , OSTAT1. $\overline{\text{LDOK}[3:0]} = 1$ if $R_L > 100\Omega$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## Table 13. Control Register 4

|      | CTRL4 |   |       |       |   |   |   |   |  |  |  |
|------|-------|---|-------|-------|---|---|---|---|--|--|--|
| BIT# | 7     | 6 | 5     | 4     | 3 | 2 | 1 | 0 |  |  |  |
| NAME | _     | _ | ADDR1 | ADDR0 | _ | _ | _ | _ |  |  |  |
| POR  | 1     | 1 | 0     | 0     | X | X | X | X |  |  |  |

## Table 14. Control Register 4 Bit Description

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ADDR[1:0] | I <sup>2</sup> C Slave Address Setting. Use ADDR[1:0] to set the slave address of the device. After setting the slave address, set CTRL5.ADDR_DEF (I <sup>2</sup> C slave address definition bit) to 1 to make the new address effective. 00 = Slave address set to 1101100 R/ $\overline{W}$ 01 = Slave address set to 1101110 R/ $\overline{W}$ 10 = Slave address set to 1101101 R/ $\overline{W}$ 11 = Slave address set to 1101111 R/ $\overline{W}$ |

Table 15. Control Register 5

|       |      |     |     | CTRL5 |     |      |      |          |
|-------|------|-----|-----|-------|-----|------|------|----------|
| BIT # | 7    | 6   | 5   | 4     | 3   | 2    | 1    | 0        |
| NAME  | SSEN | RST | SS2 | SS1   | SS0 | PAR1 | PAR0 | ADDR_DEF |
| POR   | 0    | 0   | 0   | 0     | 0   | 0    | 0    | 1        |

## **Table 16. Control Register 5 Bit Description**

| BIT      | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SSEN     | Spread-Spectrum Modulation Enable. 0: Spread-spectrum disabled; SSEN = 1 and SS[2:0] > 0: Spread-spectrum enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| RST      | Reset. Setting RST to 1 resets the device. In reset, all register bits are reset to their POR values. RST is automatically cleared back to 0 after device reset.  0 = Not in reset 1 = Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| SS[2:0]  | Spread-Spectrum Modulation Control. Spread-spectrum modulation is enabled when SSEN = 1 and SS[2:0] > 0, once enabled the switching frequency varies from +2% to +7% (see Table 17).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| PAR[1:0] | Parallel Mode. The four outputs can be paralleled in one of four ways. To parallel outputs, connect the positive outputs together and connect the negative outputs together. In parallel mode, only the feedback inputs corresponding to the slaved input IN0+ or IN2+ are used. Connect the other feedback inputs to ground. 00 = 4-channel output 01 = 2.1-channel output. Outputs 0 and 1 are paralleled and slaved to input IN0+. Channels 2 and 3 are unaffected. 10 = 2.1-channel output. Outputs 2 and 3 are paralleled and slaved to input IN2+. Channels 0 and 1 are unaffected. 11 = 2-channel output. Outputs 0 and 1 are paralleled and slaved to input IN0+. Outputs 2 and 3 are paralleled and slaved to input IN0+. Outputs 2 and 3 are paralleled and slaved to input IN0+. Outputs 2 and 3 are paralleled and slaved to input IN0+. |
| ADDR_DEF | I <sup>2</sup> C Slave Address Definition. This bit determines whether the I <sup>2</sup> C slave address is hardware or software-defined.  0 = Slave address is defined by CTRL4.ADDR[1:0] (I <sup>2</sup> C slave address setting bits).  1 = Slave address is set to the default address as defined by the state of the MUTE_CL1 input when the enable input EN is pulled high.                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

## **Table 17. Spread-Spectrum Modulation Table**

| SSEN | SS2 | SS1 | SS0 | SPREAD (%) |  |
|------|-----|-----|-----|------------|--|
| 0    | X   | X   | X   | Disabled   |  |
| 1    | 0   | 0   | 0   | 0          |  |
| 1    | 0   | 0   | 1   | 2          |  |
| 1    | 0   | 1   | 0   | 3          |  |
| 1    | 0   | 1   | 1   | 4          |  |
| 1    | 1   | 0   | 0   | 5          |  |
| 1    | 1   | 0   | 1   | 6          |  |
| 1    | 1   | 1   | 0   | 7          |  |
| 1    | 1   | 1   | 1   | Reserved   |  |

## **Table 18. Mapping Register**

|      |       |       |       | MAP  |      |      |     |      |
|------|-------|-------|-------|------|------|------|-----|------|
| BIT# | 7     | 6     | 5     | 4    | 3    | 2    | 1   | 0    |
| NAME | COMP2 | COMP1 | COMP0 | OTWM | LCTM | MCLP | ОТМ | FLTM |
| POR  | 0     | 1     | 0     | 0    | 0    | 0    | 0   | 0    |

## Table 19. Mapping Register Bit Description

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|           | Integrator and Triangle-Wave Capacitor Trim. A smaller integrator capacitor pushes noise out of the audio band yielding the lowest noise. If distortion rises at high output powers, lower switching frequencies, or higher PVDD voltages then use a larger capacitor setting. See Table 20 for choosing minimum capacitor settings based on PVDD and the switching frequency. Larger capacitor values can be used.                                                                                                                                                                                                                            |
| COMP[2:0] | If all 4 channels of the amplifier are used to drive subwoofers, the capacitor settings can be relaxed because a smaller capacitor setting helps to eliminate high-frequency noise (greater than 10kHz). Systems with multiple tweeters benefit the most from proper COMP[2:0] selection. Lower switching frequencies are possible when this high-frequency noise is not a concern as with systems that lack tweeters.                                                                                                                                                                                                                         |
|           | 000 = 43pF<br>001 = 37pF<br>010 = 31pF<br>011 = 25pF<br>100 = 18pF<br>101 = Reserved<br>110 = Reserved<br>111 = Reserved                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| OTWM      | Overtemperature Warning Mapping Bit  0 = STAT. OTW (overtemperature warning bit) is unmapped to the FLT_OT open-drain output.  1 = STAT. OTW is mapped to FLT_OT when MAP.OTM = 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| LCTM      | Low-Current Threshold Mapping Bit. The current thresholds used in tweeter and shorted load diagnostics are lower than the current limit. When the threshold is exceeded in running either diagnostic, OSTAT1.LOAD[3:0] (load indicator bit) asserts. Hardware indication is also possible by using LCTM to map OSTAT1.LOAD[3:0] to the CLO and MUTE_CL1 outputs.  0 = OSTAT1.LOAD[3:0] (load indicator bit used for tweeter and shorted load diagnostics) is unmapped to the CLO and MUTE_CL1 outputs.  1 = OSTAT1.LOAD[3:0] is mapped to the CLO and MUTE_CL1 outputs. Use this setting only when running tweeter or shorted load diagnostic. |
| MCLP      | Clip Output Mapping. MCLP determines which open-drain outputs (CLO and MUTE_CL1) are used to indicate clipping on an audio output. CLO is always used as a clip indicator, while MUTE_CL1 is configurable as a clip indicator output or as a mute input.  0 = CLO provides clip indication for all audio outputs; MUTE_CL1 is configured as a mute input.  1 = CLO provides clip indication for audio outputs 0 and 1; MUTE_CL1 is configured as a clip indicator output for audio outputs 2 and 3.                                                                                                                                            |
| ОТМ       | Overtemperature Shutdown Map  0 = STAT.OT (overtemperature shutdown bit) is unmapped to the open-drain FLT_OT output.  1 = STAT.OT is mapped to the FLT_OT output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| FLTM      | Fault Mapping Bit  0 = Faults are unmapped to the open-drain FLT_OT output.  1 = Any fault condition (as indicated by the status bits OV, UV, OC) causes FLT_OT to assert low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

Table 20. COMP[2:0] Setting Lookup Table

| fsw/Vpvdd | < 8V | 8V to<br>9.5V | 9.5V to<br>12.65V | 12.65V to<br>15.6V | 15.6V to<br>18.65V | 18.65V to<br>21.1V | > 21.1V |
|-----------|------|---------------|-------------------|--------------------|--------------------|--------------------|---------|
| 300k      | 100  | 100           | 100               | 011                | 011                | 010                | 001     |
| 320k      | 100  | 100           | 100               | 011                | 011                | 010                | 010     |
| 346k      | 100  | 100           | 100               | 100                | 011                | 010                | 010     |
| 375k      | 100  | 100           | 100               | 100                | 011                | 011                | 010     |
| 409k      | 100  | 100           | 100               | 100                | 100                | 011                | 011     |
| 450k      | 100  | 100           | 100               | 100                | 100                | 011                | 011     |
| 475k      | 100  | 100           | 100               | 100                | 100                | 100                | 011     |
| 500k      | 100  | 100           | 100               | 100                | 100                | 100                | 011     |
| 530k      | 100  | 100           | 100               | 100                | 100                | 100                | 011     |
| 562k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 600k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 643k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 675k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 700k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 725k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |
| 750k      | 100  | 100           | 100               | 100                | 100                | 100                | 100     |

## **Table 21. Status Register**

|       |   |    |     | STAT |    |               |      |      |
|-------|---|----|-----|------|----|---------------|------|------|
| BIT # | 7 | 6  | 5   | 4    | 3  | 2             | 1    | 0    |
| NAME  | _ | ŌT | OTW | OV   | ŪV | <del>OC</del> | CPUV | CLIP |

## **Table 22. Status Register Bit Description**

| BIT | BIT DESCRIPTION                                                                                                                                                                                                                                                                                            |
|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ОТ  | Overtemperature Shutdown. The device goes into thermal shutdown when the junction temperature exceeds +150°C.  0 = Device is in thermal shutdown.  1 = Device is not in thermal shutdown.                                                                                                                  |
| отw | Overtemperature Warning. OTW asserts when the junction temperature exceeds the thermal warning threshold programmed in CTRL0.TW[1:0].  0 = Junction temperature is greater than the programmed thermal warning threshold.  1 = Junction temperature is less than the programmed thermal warning threshold. |
| ōv  | Overvoltage Indicator  0 = VPVDD is greater than the PVDD overvoltage lockout (OVLO) threshold as defined in the <i>Electrical Characteristics</i> table.  1 = VPVDD is less than the OVLO threshold.                                                                                                      |
| ŪV  | Undervoltage Indicator  0 = VPVDD is less than the PVDD undervoltage lockout (UVLO) threshold as defined in the <i>Electrical Characteristics</i> table.  1 = VPVDD is greater than the UVLO threshold.                                                                                                    |

## **Table 22. Status Register Bit Description (continued)**

| BIT  | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                    |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ōc   | General Overcurrent Indicator. $\overline{OC}$ asserts when there is an overcurrent condition on any of the outputs such as a short-to-ground/battery. To identify which output(s) is experiencing an overcurrent condition, read the OSTATO. $\overline{OC[3:0]}$ (overcurrent indicator bit).  0 = An overcurrent condition exists on one or more of the outputs.  1 = No overcurrent condition. |
| CPUV | Charge-Pump Undervoltage Indicator. CPUV asserts when the voltage on the hold capacitor of the charge pump (C <sub>HOLD</sub> ) falls below 3.87V. It deasserts once the voltage rises above 4.1V.  0 = Undervoltage on C <sub>HOLD</sub> 1 = Adequate voltage on C <sub>HOLD</sub>                                                                                                                |
| CLIP | General Clip Indicator. CLIP asserts when any of the outputs is clipping. To identify which output(s) is clipping, read the OSTATO.CLIP[3:0] (clip indicator) bits.  0 = One or more outputs are clipping.  1 = None of the outputs are clipping.                                                                                                                                                  |

## Table 23. Status Register 0

| OSTAT0 |     |     |     |     |       |       |       |       |
|--------|-----|-----|-----|-----|-------|-------|-------|-------|
| BIT #  | 7   | 6   | 5   | 4   | 3     | 2     | 1     | 0     |
| NAME   | OC3 | OC2 | OC1 | OC0 | CLIP3 | CLIP2 | CLIP1 | CLIP0 |

## Table 24. Status Register 0 Bit Description

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| OC[3:0]   | Overcurrent Indicator. An overcurrent condition such as a short-to-ground/battery on any of the outputs causes the corresponding $\overline{OC[3:0]}$ bit to latch to 0. Write a 1 to this bit to clear it. Reset also clears this bit. An overcurrent indicator is available for each output: $\overline{OC3}$ is for output 3, $\overline{OC2}$ is for output 2, etc. 0 = There is an overcurrent condition on the output. 1 = There is no overcurrent condition on the output. |
| CLIP[3:0] | Clip Indicator. CLIP[3:0] is a real-time clip indicator for each output. This bit asserts only during the times when an overdriven output is actually clipping. A clip indictor is available for each output: CLIP3 is for output 3, CLIP2 is for output 2, etc.  0 = Output is clipping.  1 = Output is not clipping.                                                                                                                                                            |

## Table 25. Status Register 1

| OSTAT1 |       |       |       |       |       |       |       |       |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT #  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| NAME   | LDOK3 | LDOK2 | LDOK1 | LDOK0 | LOAD3 | LOAD2 | LOAD1 | LOAD0 |

## **Table 26. Status Register 1 Bit Description**

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LDOK[3:0] | Load Okay Indicator. When running the open-load diagnostic, $\overline{\text{LDOK}[3:0]} = 1$ if the load resistance is greater than the resistance threshold set by CTRL3.LDM (line driver mode bit), indicating that the output is properly loaded and not open. A load okay indicator is available for each output: $\overline{\text{LDOK3}}$ is for output 3, $\overline{\text{LDOK2}}$ is for output 2, etc. 0 = Output is loaded. 1 = Output is open.                                                                                                                               |
| LOAD[3:0] | Load Indicator. When running shorted load or tweeter diagnostic, $\overline{\text{LOAD[3:0]}}$ asserts if there is a short across the load or if a tweeter is connected. See the <i>Shorted-Load Diagnostic</i> and <i>Tweeter Diagnostic</i> sections for information on the use of $\overline{\text{LOAD[3:0]}}$ in performing load diagnostics. $\overline{\text{LOAD[3:0]}}$ is available for each output: $\overline{\text{LOAD3}}$ is for output 3, $\overline{\text{LOAD2}}$ is for output 2, etc. $0 = \text{Load}$ threshold exceeded. $1 = \text{Load}$ threshold not exceeded. |

## Table 27. Status Register 2

| OSTAT2 |       |       |       |       |       |       |       |       |
|--------|-------|-------|-------|-------|-------|-------|-------|-------|
| BIT #  | 7     | 6     | 5     | 4     | 3     | 2     | 1     | 0     |
| NAME   | SBAT3 | SBAT2 | SBAT1 | SBAT0 | SGND3 | SGND2 | SGND1 | SGND0 |

## **Table 28. Status Register 2 Bit Description**

| BIT       | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SBAT[3:0] | Short-to-Battery Indicator. When running a short-to-ground/battery diagnostic, \$\overline{SBAT[3:0]}\$ provides indication of any short-to-battery for each output. Use \$\overline{SBAT[3:0]}\$ to ensure that there is no short-to-battery before turning on the device. This indicator is available for each output: \$\overline{SBAT3}\$ is for output 3, \$\overline{SBAT2}\$ is for output 2, etc.  0 = Output is shorted to the battery.  1 = Output is not shorted to the battery. |
| SGND[3:0] | Short-to-Ground Indicator. When running a short-to-ground/battery diagnostic, SGND[3:0] provides indication of any short-to-ground for each output. Use SGND[3:0] to ensure that there is no short-to-ground before turning on the device. This indicator is available for each output: SGND3 is for output 3, SGND2 is for output 2, etc.  0 = Output is shorted to ground.  1 = Output is not shorted to ground.                                                                          |

## Table 29. Status Register 3

| OSTAT3 |   |   |   |     |      |      |      |      |
|--------|---|---|---|-----|------|------|------|------|
| BIT #  | 7 | 6 | 5 | 4   | 3    | 2    | 1    | 0    |
| NAME   | _ | _ | _ | VER | VOS3 | VOS2 | VOS1 | VOS0 |

### Table 30. Status Register 3 Bit Description

| BIT      | BIT DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| VER      | Version Indicator. 0 = Reserved 1 = MAX13301                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| VOS[3:0] | Offset Voltage Indicator. VOS[3:0] indicates whether an offset voltage exists between the differential outputs. Read this bit in play mode after precharge with no signal on the input. This bit is not latched and is not a valid indicator of offset when an input signal is present. An offset voltage indicator is available for each output: VOS3 is for output 3, VOS2 is for output 2, etc.  0 = The differential offset voltage between OUT_+ and OUT exceeds ±1V (typ).  1 = The differential offset voltage between OUT_+ and OUT is within ±1V (typ). |

### **Table 31. Fault Conditions**

| FAULT                    | MONITORING STATE | REPORTING METHOD                | ACTION                        | LATCHED |
|--------------------------|------------------|---------------------------------|-------------------------------|---------|
| Overvoltage              | All              | I <sup>2</sup> C, FLT_OT        | OUT_ to 1/2 V <sub>PVDD</sub> | No      |
| Undervoltage (PVDD)      | Normal, Standby  | I <sup>2</sup> C, FLT_OT        | High-Z All                    | No      |
| Charge-Pump Undervoltage | Normal           | I <sup>2</sup> C                | High-Z All                    | No      |
| Overtemperature Shutdown | Normal, Standby  | I <sup>2</sup> C, FLT_OT        | High-Z All                    | No      |
| Overtemperature Warning  | Normal           | I <sup>2</sup> C, FLT_OT        | None                          | No      |
| Open Load                | Normal           | I <sup>2</sup> C                | None                          | No      |
| Shorted Load             | Normal           | I <sup>2</sup> C                | High-Z Channel                | Yes     |
| Short-to-Ground/Battery  | Normal           | I <sup>2</sup> C, FLT_OT        | High-Z Channel                | Yes     |
| Clip Output              | Normal           | I <sup>2</sup> C, CLO, MUTE_CL1 | None                          | No      |
| Overcurrent              | Normal           | I <sup>2</sup> C, FLT_OT        | High-Z Channel                | Yes     |
| DC Offset                | Normal, No Music | I <sup>2</sup> C                | None                          | No      |

#### **Fault Detection**

The device integrates fault detection and protection circuitry. Table 31 lists all fault events that each device can encounter, the modes in which they are detected, the method with which they are reported, the devices' response to them, and whether they cause the outputs to latch into a high-impedance state.

#### **Load Diagnostics**

The device incorporates built-in diagnostics to detect external wire harness faults that can occur during installation or over time. Load diagnostics include short circuit to ground or battery, shorted or open speaker, and open tweeter. Load diagnostics can be run at any time

when the device is in normal mode (i.e., not in standby mode) with the outputs three-stated. The presence of any of these faults is indicated by software through the status registers and by hardware through the  $\overline{\text{CLO}}$  and  $\overline{\text{MUTE\_CL1}}$  open-drain outputs if the status bits have been mapped to the outputs.

#### Short-to-Ground/Battery Diagnostic

The diagnostic for short-to-battery and ground is done with CTRL3.SDET = 1. None of the results are latched so the OSTAT2 register must be read while running this diagnostic to get a valid status.

If the load is present, a short on either of the differential outputs results in a short on the other output. Therefore,

the status register only indicates which channel's output is shorted and not which of its differential outputs is shorted. The I<sup>2</sup>C status register can indicate, for example, that output 1 is shorted to battery, but it cannot differentiate between an OUT1+ and OUT1- short-to-battery.

Before running the short-to-ground/battery diagnostic, perform steps 1 to 3 of the shutdown procedure outlined in the Startup and Shutdown section. Before setting CTRL3.SDET to 1, discharge the output by setting CTRL3.DIS to 1 for 200µs and reset CTRL3.DIS to 0. Run the short-to-ground/battery diagnostic by setting CTRL3.SDET (short-to-ground/battery diagnostic enable bit) to 1. To test for short-to-ground, set CTRL2.STBY to 0; to test short-to-battery, set CTRL2.STBY to 1. With CTRL2.STBY = 0, 6V is developed at each output. An output voltage > 6V is interpreted as a short-to-battery. An output voltage < 150mV is interpreted as a short to ground. Results of the diagnostic are reported in the OSTAT2. SBAT[3:0] (short-to-battery indicator) and OSTAT2. SGND[3:0] (short-to-ground indicator) bits. Wait a minimum of 200µs after setting CTRL3.SDET for valid results. After running the short-toground/battery diagnostic, clear the CTRL3.SDET bit to 0.

Because no latch is set, a short-to-ground or battery does not prevent the device from powering up. Therefore, the microcontroller can enable the device into a short although it is discouraged. Should the device be enabled into a short, the real-time overcurrent latches the shorted channel off. The device offers real-time protection for short-to-battery, short-to-ground, and shorted load to prevent damage to the device.

### Open-Load Diagnostic

This diagnostic detects an open between OUT\_+ and OUT\_- of >  $100\Omega$  or >  $300\Omega$ , depending on the value of CTRL3.LDM (line driver mode bit).

Before running the open-load diagnostic, perform steps 1 to 3 of the shutdown procedure outlined in the *Startup and Shutdown* section. Run the open-load diagnostic test by setting CTRL3.RDET (open-load diagnostic enable bit) to 1, and in the same command, discharge the output capacitors by setting CTRL3.DIS (discharge bit) to 1. During the diagnostic, all low-side FETs of the negative outputs (OUT\_-) are turned on, while all other FETs are turned off. The device sources a 2mA current from OUT\_+ to OUT\_-. If a load is not present, OUT\_+ swings high and is interpreted as an open output. Results of the diagnostic are reported in OSTAT1.LDOK[3:0] (load OK indicator bit). Wait

a minimum of 200 $\mu$ s for valid results after setting CTRL3.RDET. After running the open-load diagnostic, clear CTRL3.RDET and CTRL3.DIS to 0.

#### Shorted-Load Diagnostic

This diagnostic detects shorted loads on any of the outputs. To detect shorted loads, the device should be in play mode. Set CTRL3.TW (tweeter-detect current threshold setting bit) to 0 and apply a low-frequency (typically < 20Hz) sinusoidal signal to all the inputs. The device compares the load current to the shorted-load current threshold. If the load current exceeds the threshold, the corresponding OSTAT1.LOAD[3:0] (load indicator bit) is set to 1, indicating that there is a shorted load. The shorted-load current threshold depends on the programmed current limit as set by the CTRL3.HCL. See the High-Current Threshold parameter in the *Electrical Characteristics* table.

Note that the OSTAT1. \(\overline{LOAD[3:0]}\) bits do not latch high upon detecting a short. During zero crossings, the load current does not exceed the threshold and the OSTAT1. \(\overline{LOAD[3:0]}\) bits are cleared to 0. There are two ways to obtain the results of the shorted load diagnostic:

- 1) Continuously read the OSTAT1. LOAD[3:0] bits to determine if any have been set high.
- 2) The open-drain \$\overline{\text{CLO}}\$ output can also be monitored if MAP.LCTM (low-current threshold map bit) is set to 1 (setting this bit to 1 maps the OSTAT1.\$\overline{\text{LOAD[3:0]}}\$ bits to the \$\overline{\text{CLO}}\$ output). Because \$\overline{\text{CLO}}\$ is the NORed function of the OSTAT1.\$\overline{\text{LOAD[3:0]}}\$ bits, \$\overline{\text{CLO}}\$ pulls low if a short exists on any of the outputs.

After running the diagnostic, clear MAP.LCTM to 0 to unmap OSTAT1. $\overline{LOAD[3:0]}$  to the  $\overline{CL0}$  output. Doing so prevents  $\overline{CL0}$  from being asserted when the shorted-load current threshold is exceeded during play.

Shorted-load diagnostic is done on all outputs. A shorted load is traceable to the output on which it exists by examining the OSTAT1.  $\overline{\text{LOAD}[3:0]}$  bits. A shorted load on output 3 causes  $\overline{\text{LOAD3}}$  to go low, a shorted load on output 2 causes  $\overline{\text{LOAD2}}$  to go low, etc.

### **Missing Speaker Diagnostic**

Using the same technique outlined above, it is possible to detect the absence of a speaker. Set CTRL3.TW to 1 to decrease the shorted-load current threshold by a factor of 4. Apply a low-frequency sine wave (< 20Hz) to the inputs and monitor the load indicator either through the I²C registers or the  $\overline{\text{CL0}}$  output. By using the appropriate input signal, a  $2\Omega$ ,  $4\Omega$ , or  $8\Omega$  speaker can be detected.

#### Tweeter Diagnostic

This diagnostic detects whether a tweeter is properly connected when a passive crossover is used. To detect the presence of a tweeter load, the device should be in play mode. Set CTRL3.TW (tweeter-detect current threshold setting bit) to 1 and apply a 15kHz to 25kHz sinusoidal signal to all the inputs. The devices compare the load current to the tweeter-detect current threshold. If the load current exceeds the threshold, the corresponding OSTAT1.LOAD[3:0] (load indicator bit) is set to 1, indicating that there is a tweeter. The amplitude of the input signal depends on the impedance vs. frequency characteristics of the tweeter. Correct tweeter detection requires that the amplitude be large enough to trip the tweeter-detect current threshold when a tweeter is present. The tweeter-detect current threshold depends on the programmed current limit as set by CTRL3.HCL bit. See the Low-Current Threshold parameter in the Electrical Characteristics table.

Note that the OSTAT1. \(\overline{LOAD[3:0]}\) bits do not latch high upon detecting a tweeter. During zero crossings, the load current does not exceed the threshold and the OSTAT1. \(\overline{LOAD[3:0]}\) bits are cleared to 0. There are two ways to obtain the results of the tweeter diagnostic:

- 1) Continuously read the OSTAT1. LOAD[3:0] bits to determine if any have been set high.
- 2) The open-drain  $\overline{\text{CLO}}$  output can also be monitored if MAP.LCTM (low-current threshold map bit) is set to 1 (setting this bit to 1 maps OSTAT1. $\overline{\text{LOAD[3:0]}}$  to the  $\overline{\text{CLO}}$  output). Because  $\overline{\text{CLO}}$  is the NORed function of the OSTAT1. $\overline{\text{LOAD[3:0]}}$  bits,  $\overline{\text{CLO}}$  pulls low if a short exists on any of the outputs.

After running the diagnostic, clear CTRL3.TW to 0 to disable tweeter diagnostic and clear MAP.LCTM to 0 to unmap the OSTAT1. $\overline{\text{LOAD}[3:0]}$  bits to the  $\overline{\text{CL0}}$  output. Doing so prevents  $\overline{\text{CL0}}$  from being asserted when the tweeter-detect current threshold is exceeded during play.

Tweeter diagnostic is done on all outputs. The presence of a tweeter is traceable to any output by examining the OSTAT1. $\overline{\text{LOAD}[3:0]}$  bits. The presence of a tweeter on output 3 causes  $\overline{\text{LOAD3}}$  to go high, the presence of a tweeter on output 2 causes  $\overline{\text{LOAD2}}$  to go high, etc.

#### **Continuous Diagnostics**

The device constantly monitors critical performance and safety parameters such as output offset voltages, output clipping, thermal faults, and undervoltage and overvoltage conditions. The results are reported and continuously updated in the status registers (STAT and OSTAT[3:0]).

#### Offset Diagnostic

Run the offset diagnostic to determine if there is an offset between the differential outputs. To do so, place the device in play mode and apply no input signals. The results of this diagnostic are reported in OSTAT3. $\overline{\text{VOS}[3:0]}$  (offset voltage indicator bits). OSTAT3. $\overline{\text{VOS}[3:0]}$  indicates whether the offset voltage is less than or greater than the offset voltage threshold. The differential offset threshold is  $\pm 1V$  (typ) for the MAX13301.

### Clipping Diagnostic

Use the clipping diagnostic to detect clipping outputs. Program CTRL1.CLVL[1:0] (clip level bit) for a threshold of either 1%, 3%, 5%, or 10% THD+N. Clip indication is provided by OSTAT0.CLIP[3:0] (clip indicator bit). These bits are set to 0 only during the times when an overdriven output is actually clipping. A clipping output indicator is available for each output: CLIP3 is for output 3, CLIP2 is for output 2, etc. The open-drain outputs, CLO and MUTE\_CL1, also provide clip indication.

### Thermal Warning Diagnostic and Thermal Shutdown

If the junction temperature exceeds the programmed temperature limit, then a temperature warning is set immediately (i.e., STAT.OTW goes low). The device does not act upon a temperature fault to the programmed limit. The temperature fault self clears when the temperature drops below the threshold. The programmed temperature limit is set by CTRL0.TW[1:0] (thermal warning threshold bits) from +110°C to +140°C in 10°C increments. Overtemperature warning by the hardware is also possible by setting both the MAP.OTWM (overtemperature warning map) and MAP.OTM (overtemperature shutdown mask) to 1 to map the STAT.OTW (overtemperature warning) bit to the FLT\_OT output.

If the junction temperature exceeds  $+150^{\circ}\text{C}$ , the device disables all channels and the STAT. $\overline{\text{OT}}$  (overtemperature shutdown) bit asserts low. The digital interface remains active and the contents of the registers are unchanged. When the die temperature drops below  $+140^{\circ}\text{C}$ , normal operation is restored. Thermal shutdown indication by hardware is also possible by setting MAP.OTM (overtemperature shutdown map bit) to 1 to map the STAT. $\overline{\text{OT}}$  (overtemperature shutdown bit) to the  $\overline{\text{FLT}\_{\text{OT}}}$  output.

### Charge-Pump Undervoltage Diagnostic

The device drives the high-side FETs with the aid of a charge pump. The charge pump charges the hold capacitor CHOLD to 5V at the end of each switching cycle. When the voltage on CHOLD falls below 3.87V, the devices assert STAT. CPUV (charge-pump undervoltage indicator bit) and three-state all outputs. The

device deasserts the bit only after the voltage on the hold capacitor rises above 4.1V.

### **Undervoltage Diagnostic**

An undervoltage monitor detects low voltages on PVDD (< 6V). During an undervoltage condition, the devices three-state all outputs, set the STAT.  $\overline{UV}$  (undervoltage indicator) bit to 0, and assert the open-drain output  $\overline{FLT}$   $\overline{OT}$ .

#### Overvoltage Diagnostic

The device detects overvoltage and load-dump conditions on PVDD and protect the DMOS outputs from damage. During an overvoltage condition, the devices set STAT. OV (overvoltage indicator bit) to 0, assert the open-drain output FLT\_OT, and are latched into standby mode. All differential outputs are regulated to 1/2 VPVDD to minimize the drain-source voltage of the low- and high-side FETs. Once the overvoltage condition is removed, bring the devices out of standby mode by clearing CTRL2.STBY (standby bit). The device can withstand 50V load-dump voltage spikes. Battery charger voltages from 26V to 35V can be withstood for up to 1 hour. Figure 7 illustrates the behavior of the device during a load dump.

#### **Fault Indication**

Faults discovered during load diagnostic and continuous diagnostic are indicated through software and hardware. The appropriate status indicator bits (found in the STAT and OSTAT[3:0] registers) assert upon detection of a fault. The host is made aware of the fault through the fault indicator outputs—CLO, MUTE\_CL1, and FLT\_OT. The host then reads the appropriate status registers to determine which specific fault has occurred.

### CLO, MUTE\_CL1

CLO is an open-drain output that indicates clipping on the audio outputs. MUTE\_CL1 can be configured as an open-drain output that also indicates clipping on the audio outputs. CLO also finds use in shorted load and tweeter diagnostics.

#### FLT OT

The device asserts the FLT\_OT open-drain output upon detecting a fault. A fault is any of the following events: overvoltage, undervoltage, temperature exceeds the programmed overtemperature warning threshold, overtemperature shutdown, and overcurrent.



Figure 7. Behavior During Load Dump

#### Fault Mapping

The MAP register contains the compensation capacitor, clip output mapping, overtemperature mapping, low-current threshold mapping, and fault mapping bits.

The MAP.COMP[2:0] bits set the internal integrator and triangle-wave capacitor. The value of MAP.MCLP (clip output mapping bit) determines whether MUTE\_CL1 is a mute input or clip indicator output.

MAP.OTWM and MAP.OTM map the overtemperature warning bit STAT.OTW and overtemperature shutdown bit STAT.OT to the FLT\_OT output. MAP.LCTM enables the low-current threshold mapping when running tweeter and shorted load diagnositics. The fault map is enabled by setting MAP.FLTM to 1, this maps the status register bits STAT.OV, STAT.UV, and STAT.OC to the FLT\_OT output.

## Applications Information

### Startup and Shutdown

Follow these procedures for starting up and shutting down the device. For startup:

- 1) Set the state of MUTE\_CL1 to select the I<sup>2</sup>C slave address (see Table 2).
- 2) Pull the enable input EN high.
- 3) Release MUTE\_CL1.
- 4) If more than two I2C addresses are needed, then write to CTRL4.ADDR[1:0] to set the new address. The new address can be set to one of the four addresses shown in Table 3.
- 5) Write CTRL5.ADDR\_DEF = 0 to enable the new address, if more than two I<sup>2</sup>C addresses are needed.
- 6) Set CTRL0, CTRL1.CLVL[1:0], CTRL1.CM[1:0], CTRL3.HCL, CTRL3.LDM, CTRL4, and CTRL5 to the desired values based on application requirements.
- 7) Set  $CTRL1.CL_TH = 1$ .
- 8) Set CTRL2.STBY = 0 to enable the device.
- 9) Wait 50ms for the charge pump and reference to stabilize.
- 10) Set CTRL2.MD23\_[1:0] = CTRL2.MD01\_[1:0] = 01 to mute the outputs. Delay at least 50µs before proceeding.
- 11) Wait 200µs and then clear CTRL1.CL\_TH back to 0.

12) Set CTRL2.MD23\_[1:0] = CTRL2.MD01\_[1:0] = 11 to set the outputs to play mode.

#### For shutdown:

- 1) Set CTRL2.MD23\_[1:0] = CTRL2.MD01\_[1:0] = 01 to mute the outputs.
- 2) Wait at least 25ms to ensure that there is no click-and-pop noise from a 20Hz signal.
- 3) Set CTRL2.MD23\_[1:0] = CTRL2.MD01\_[1:0] = 00 to three-state the output.
- 4) Set CTRL2.STBY = 1 to go into standby mode.
- 5) Pull the enable input EN low.

Before running open-load diagnostic or short-to-ground/ battery diagnostic, follow steps 1 to 3 of the shutdown procedure to prevent click-and-pop noise.

### **Class D Operation**

Class D amplifiers differ from analog amplifiers such as Class AB in that their output waveform is composed of high-frequency pulses from ground to the supply rail. When viewed with an oscilloscope, the audio signal is not seen; instead, the high-frequency pulses dominate. To evaluate the output of a Class D amplifier requires taking the difference from the positive and negative outputs, then lowpass filtering the difference to recover the amplified audio signal.

#### Gain

The gain for all 4 channels on the device is fixed at 26dB.

#### **Output Configuration**

The device offers flexible output configurations for either 4-channel, 2.1 or high-power, 2-channel sound systems. The configurations are selected using CTRL5.PAR[1:0] (parallel mode bit). In a 2.1 configuration, either outputs 0 and 1 are paralleled together and slaved to input 0, or outputs 2 and 3 are paralleled together and slaved to input 2. In a high-power, 2-channel configuration, outputs 0 and 1 are paralleled and slaved to input 0, while outputs 2 and 3 are paralleled and slaved to input 2. See the *Control Register 5 Bit Description* table (Table 16) for more information about programming the desired output configuration.

#### **Feedback**

Connect the speaker inputs to the feedback inputs through 150 $\Omega$  ±1% resistors as shown in the *Typical Operating Circuit*. Integrated feedback from the LC filter's output improves the THD+N by reducing distortion.

#### **External Filters**

The Class D amplifiers work with external filters. The filter requirement is due to the unshielded wiring harness. This is common for longer speaker lead lengths, and to gain increased margin to EMC limits. See Figure 8 for the correct connections of these components.

The component selection is based on the load impedance of the speaker. Table 32 lists suggested values for a variety of load impedances. Inductors L1 and L2 and capacitor C2 form the primary output filter. In addition to these primary filter components, other components in the filter improve its functionality. RC networks R1-C4 and R2-C5 form Zobels at the output. A Zobel corrects the output loading to compensate for the rising impedance of the loudspeaker. Without a Zobel, the filter has a peak in its response near the cutoff frequency. Capacitors C1 and C3 provide additional high-frequency bypass to reduce radiated emissions.

### **Power Supplies**

The devices use different supplies for each portion of the device, allowing for the optimum combination of headroom, power dissipation, and noise immunity. The



Figure 8. Output Filter

speaker amplifiers are powered from PVDD and can range from 6V to 25.5V. The remainder of the device is powered by VDD (analog and digital blocks) and VDD5 (gate drivers and charge-pump circuit). Power supplies are independent of each other so sequencing is not necessary. Power can be supplied by separate sources or derived from a single higher source using a linear regulator to reduce the voltage, as shown in Figure 9.

# Component Selection Input Filter

The device has four positive inputs and one common negative input. The input resistance of each positive input is  $20k\Omega$ , while the input resistance of the negative input is  $5k\Omega$ . An input capacitor, CIN, in conjunction with the input resistance forms a highpass filter that removes the DC bias from an incoming signal. The DC-blocking capacitor allows the amplifier to automatically bias the signal to an optimum DC level. Assuming zero-source impedance, the -3dB point of the highpass filter is given by:

$$f_0 = 1/2\pi R_{IN}C_{IN}$$



Figure 9. Using a Linear Regulator to Produce 5V from a 24V Power Supply

## Table 32. Suggested Values for LC Filters

| <b>R</b> L (Ω) | L1, L2 (µH) | C1, C3 (µF) | C2 (µF) | C4, C5 (nF) | R1, R2 (Ω) |
|----------------|-------------|-------------|---------|-------------|------------|
| 8              | 10          | 0.15        | 0.47    | 220         | 10         |
| 4              | 10          | 0.15        | 0.47    | 220         | 10         |
| 2*             | 10          | 0.15        | 0.68    | 220         | 10         |
| 1*             | 10          | 0.15        | 1       | 220         | 10         |

<sup>\*</sup>Parallel channel operation: at 14.4V (for R<sub>L</sub> =  $1\Omega$ ), at 24V (for R<sub>L</sub> =  $2\Omega$ ).

### **Charge-Pump Capacitor Selection**

Use capacitors with an ESR less than 100m $\Omega$  for optimum performance. Low-ESR ceramic capacitors minimize the output resistance of the charge pump. For best performance over the extended temperature range, select capacitors with an X7R dielectric. The typical value is 1 $\mu$ F.

#### Flying Capacitor (CFLY)

The value of the flying capacitor (CFLY) affects the load regulation and output resistance of the charge pump. A CFLY value that is too small degrades the device's ability to provide sufficient current drive. Increasing the value of CFLY improves load regulation and reduces the charge-pump output resistance to an extent. Use a 50V,  $1\mu F$  ceramic capacitor for CFLY.

### **Supply Bypassing, Layout, and Grounding**

Proper layout and grounding are essential for optimum performance. Use large traces for the power-supply inputs and amplifier outputs to minimize losses due to parasitic trace resistance. Large traces also aid in moving heat away from the package. Proper grounding improves audio performance, minimizes crosstalk between channels, and prevents any switching noise from coupling into the audio signal. Connect PGND and GND together at a single point on the PCB. Route all traces that carry switching transients away from GND and the traces/components in the audio signal path.

Bypass V<sub>DD</sub> to GND with a 10 $\mu$ F ceramic capacitor and V<sub>DD5</sub> to PGND with a 0.1 $\mu$ F ceramic capacitor. Each PVDD is paired with two PGNDs for local supply bypassing. Bypass each PVDD-PGND pair with 0.1 $\mu$ F and 4.7 $\mu$ F ceramic capacitors. Table 35 shows the four PVDD-PGND pairs.

Place an additional 1000 $\mu$ F low-ESR electrolytic capacitor from pins 1 and 48 to PGND and from pins 24 and 25 to PGND.

Use large, low-resistance output traces. Current drawn from the outputs increases as load impedance decreases. High output trace resistance decreases the power delivered to the load. Large output, supply, and PGND traces allow more heat to move from the device to the air, decreasing the thermal impedance of the circuit.

Table 33. PVDD and PGND Pairs

| PVDD PIN NUMBER | PGND PIN NUMBER |
|-----------------|-----------------|
| 1               | 9 and 10        |
| 48              | 39 and 40       |
| 24              | 11 and 12       |
| 25              | 37 and 38       |

The feedback connections are sensitive to inductor magnetic field interference, so route these traces away from the inductors and noisy traces connected to OUT\_ and the charge pump.

Refer to the MAX13301 Evaluation Kit for a PCB layout example.

#### **Thermal Information**

The device requires external heatsinking for applications that dissipate more than 1333.3mW. The top side exposed pad is the primary heat conduction path on the device. The thermal resistance of the heatsink is calculated from the following equation:

$$\theta_{HS} \le \left(\frac{T_J - T_A}{P_{DISS}}\right) - \theta_{JC} - \theta_{CH}$$

where:

 $T_{J} = +150^{\circ}C$ 

T<sub>A</sub> = Ambient Operating Temperature

 $\theta_{JC} = 1^{\circ}C/W$ 

 $\theta_{CH}$  = Thermal resistance of the thermal interface used between the top side exposed pad and the heatsink

PDISS = Estimated power dissipation of the device

The estimated power dissipation can be calculated from the following equation based on the desired continuous output power, POUT, of the application, the typical efficiency,  $\eta$ , and the number of output channels used, N.

$$P_{DISS} \le \left(\frac{1}{\eta} - 1\right) \times N \times P_{OUT}$$

## Typical Operating Circuit



PROCESS: BiCMOS

# 4-Channel, Automotive Class D Audio Amplifier

\_\_\_\_\_Chip Information

## **Package Information**

For the latest package outline information and land patterns, go to <a href="www.maxim-ic.com/packages">www.maxim-ic.com/packages</a>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

| PACKAGE      | PACKAGE | OUTLINE | LAND        |
|--------------|---------|---------|-------------|
| TYPE         | CODE    | NO.     | PATTERN NO. |
| 48 TSSOP-EPR | U48ER+1 | 21-0444 |             |

## **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION     | PAGES<br>CHANGED |
|--------------------|---------------|-----------------|------------------|
| 0                  | 6/11          | Initial release | _                |

Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time.