# NCN7200 Evaluation Board User's Manual

Prepared by: Farhana Sarder ON Semiconductor



#### **ON Semiconductor®**

http://onsemi.com

#### **EVAL BOARD USER'S MANUAL**

#### **OVERVIEW**

This document gives a detailed description of the NCN7200 Evaluation Board with the bill of materials, board schematic, and a layout overview of the board. The appropriate lab test setups are also provided.

The NCN7200 Evaluation Board has been designed for a quick evaluation of the NCN7200 Gigabit Ethernet LAN Switch with 2:1 Mux/Demux and Power-down Feature. Among its main characteristics, this evaluation board has been constructed to easily interface with the customer's systems and equipment through Ethernet connectors as well as SMA connectors.

This document must be used with the NCN7200 datasheet available on www.onsemi.com. The datasheet contains full

technical details about the NCN7200 specifications and operation. The board is implemented in four metal layers with FR-4 dielectric. The total PCB thickness is 1.62 mm with dimensions of 51 mm by 133 mm.

This evaluation board can be used to evaluate the device performance and it allows the user to place the NCN7200 device in a real application environment. When the intention is to evaluate the device considering the specifications given in the datasheet, it is important to take into account the additional circuitry which may include changes in the input impedance matching and termination.



Figure 1. NCN7200 Evaluation Board





#### **TRUTH TABLE**

| PD | SEL | Function                 |  |  |
|----|-----|--------------------------|--|--|
| L  | L   | AX to BX: LEDAX to LEDBX |  |  |
| L  | Н   | AX to CX: LEDAX to LEDCX |  |  |
| Н  | х   | Hi–Z                     |  |  |

### EQUIPMENT

The following table details the equipment used in the context of this application note manual:

#### TABLE 2. EQUIPMENT

| Description                     | Quantity |  |  |
|---------------------------------|----------|--|--|
| Regulated DC Power Supply       | 1        |  |  |
| Banana Cable                    | 2        |  |  |
| Oscilloscope with SMA Adapters  | 1        |  |  |
| Differential Waveform Generator | 1        |  |  |
| SMA Cable                       | 2-4      |  |  |
| Ethernet Cable                  | 2–3      |  |  |
| Computer with Ethernet Port     | 1        |  |  |

#### GET STARTED...

This demo board features three sections. Refer to Figure 3 on the next page.

Section 1: A half pin-out (differential channels A0+/- and A1+/-) of the device with Ethernet jacks

- 1. Use the regulated DC power supply to set  $V_{DD}$  = 3.3 V. Connect the supply between the  $V_{DD}$  and GND banana connectors on the PCB using the banana cables.
- 2. Connect one of the Ethernet Cables between the Ethernet port on the computer and the Common I/O J1.
- 3. Connect the second Ethernet Cable from the desired I/O at J2 or J3 to a network internet connection. Adjust the Logic Controls PD and SEL for the desired output.
- 4. When the switch is turned on between the computer and the network connection, use the detected network to confirm operation of the device by accessing the internet.

#### Section 2: A single differential pair with SMA connectors

- 1. Use the regulated DC power supply to set  $V_{DD}$  = 3.3 V. Connect the supply between the  $V_{DD}$  and GND banana connectors on the PCB using the banana cables.
- 2. Use the jumper to connect the pins on J6 to power the second device U2.
- 3. Use the SMA cables to connect the Waveform Generator to A0+/- connectors and the Oscilloscope to the B0+/- connectors. Adjust the Logic Controls PD and SEL for the desired output.
- 4. Set the waveform generator to the desired bit rate up to 1 Gbps (1000BASE-T) and amplitude up to 3 Vpp per differential channel.
- 5. Observe the output at the oscilloscope.

#### Section 3: A pass-through on the board for baseline measurements with SMA connectors

- 1. Use the SMA cables to connect the Waveform Generator to connectors J15 and J16, and connect the Oscilloscope to connectors J17 and J18. Adjust the Logic Controls PD and SEL for the desired output.
- 2. Set the waveform generator to the desired bit rate up to 1 Gbps (1000BASE-T) and any nominal amplitude.
- 3. Observe the output at the oscilloscope.



Figure 3. Key Features of the NCN7200 Evaluation Board



## **BILL OF MATERIALS**

The bill of materials is shown in Table 3. All components used are entirely lead-free and RoHS compliant.

## Table 3. Bill of Materials

| Designator                                                                  | Qty | Description                             | Value | Tolerance | Footprint | Manufacturer                          | Manufacturer Part<br>Number |
|-----------------------------------------------------------------------------|-----|-----------------------------------------|-------|-----------|-----------|---------------------------------------|-----------------------------|
| U1, U2                                                                      | 2   | NCN7200 Gigabit<br>Ethernet LAN Switch  | n/a   | n/a       | WQFN42    | ON Semiconductor                      | NCN7200MTTWG                |
| J1, J2, J3                                                                  | 3   | Conn Mod Jack 8Pos                      | n/a   | n/a       | RJ45      | Tyco Electronics                      | 1-406541-1                  |
| J4, J5                                                                      | 2   | Banana Connector                        | n/a   | n/a       | 7mm Hole  | Johnson<br>Components                 | 111-2223-001                |
| J6                                                                          | 1   | 2-Pin Header                            | n/a   | n/a       | Header2   | Tyco Electronics                      | 5-826629-0                  |
| J7, J8, J9,<br>J10                                                          | 4   | 3-Pin Header                            | n/a   | n/a       | Header3   | Tyco Electronics                      | 5-826629-0                  |
| J11, J12,<br>J13, J14,<br>J15, J16,<br>J17, J18                             | 8   | SMA Jack - PCB End<br>Launch            | n/a   | n/a       | SMA       | Emerson Network<br>Power Connectivity | 142-0711-821                |
| C1, C9                                                                      | 2   | Ceramic Capacitor<br>SMD                | 1uF   | 10%       | 0805      | Murata                                | GRM155R60J105               |
| C2, C3, C4,<br>C5, C6, C7,<br>C8, C10,<br>C11, C12,<br>C13,C14,<br>C15, C16 | 14  | Ceramic Capacitor<br>SMD                | .01uF | 10%       | 0603      | AVX                                   | 06031C103KAT2A              |
| F1, F2, F3,<br>F4                                                           | 4   | Nylon Standoff Hex,<br>6-32THR, .500"L  | n/a   | n/a       | HOLE      | Keystone<br>Electronics               | 1903C                       |
| F1, F2, F3,<br>F4                                                           | 4   | Nylon Standoff Hex<br>M/F, 6-32, .250"L | n/a   | n/a       | HOLE      | Keystone<br>Electronics               | 4814                        |

#### PCB DESIGN

The evaluation board layout is shown in Figure 5. In the figure, traces in the top layer are magenta, while traces on the bottom layer are cyan. The board also has two grounded inner layers that are used to control the characteristic

impedance of the signal traces at 50  $\Omega$  to maintain signal integrity. The total PCB thickness is 1.62 mm with dimensions of 51 mm by 133 mm.



Figure 5. Evaluation Board Layout

#### **ELECTRICAL LAYOUT CONSIDERATIONS**

Implementing a high speed switch device requires careful PCB design to preserve signal integrity. The evaluation board serves as a layout example and can support the design engineers to preserve high speed performances.

Electrical layout guidelines:

- The bypass capacitor must be placed as close as possible to the V<sub>DD</sub> input pin for noise immunity.
- The characteristic impedance of each segment must be 50  $\Omega$  single-ended and 100  $\Omega$  differential according to IEEE standard 802.3.
- The ground plane of the PCB will be used to determine the characteristic impedance of each line.
- All corresponding differential A+/- line segment pairs must be the same length.
- The use of vias to route these signals should be avoided when possible.
- The use of turns or bends to route these signals should be avoided when possible. When bends are needed, use 45° bends instead of 90° bends.

ON Semiconductor and images are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other application in which the failure of the SCILLC product cate a stuation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death agosciated with such unintended or unauthorized use payes that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunit//Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### PUBLICATION ORDERING INFORMATION

#### LITERATURE FULFILLMENT:

Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA Phone: 303–675–2175 or 800–344–3860 Toll Free USA/Canada Fax: 303–675–2176 or 800–344–3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800–282–9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support:

Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81–3–5773–3850 ON Semiconductor Website: www.onsemi.com

Order Literature: http://www.onsemi.com/orderlit

For additional information, please contact your local Sales Representative