# High Speed, High Gain Bipolar NPN Transistor with Antisaturation Network and Transient Voltage Suppression Capability The BUD42D is a state-of-the-art bipolar transistor. Tight dynamic characteristics and lot to lot minimum spread make it ideally suitable for light ballast applications. # **Features** - Free-Wheeling Diode Built-In - Flat DC Current Gain - Fast Switching Times and Tight Distribution - "6 Sigma" Process Providing Tight and Reproducible Parameter Spreads - Epoxy Meets UL 94 V-0 @ 0.125 in - These Devices are Pb-Free and are RoHS Compliant #### **Two Versions** - BUD42D-1: Case 369D for Insertion Mode - BUD42D, BUD42DT4: Case 369C for Surface Mount Mode # **MAXIMUM RATINGS** | Rating | Symbol | Value | Unit | |-----------------------------------------------------------------------|-----------------------------------|----------------|-----------| | Collector-Emitter Sustaining Voltage | $V_{CEO}$ | 350 | Vdc | | Collector-Base Breakdown Voltage | $V_{CBO}$ | 650 | Vdc | | Collector-Emitter Breakdown Voltage | V <sub>CES</sub> | 650 | Vdc | | Emitter-Base Voltage | V <sub>EBO</sub> | 9 | Vdc | | Collector Current - Continuous | Ic | 4.0 | Adc | | Collector Current - Peak (Note 1) | I <sub>CM</sub> | 8.0 | Adc | | Base Current - Continuous | Ι <sub>Β</sub> | 1.0 | Adc | | Base Current - Peak (Note 1) | I <sub>BM</sub> | 2.0 | Adc | | Total Device Dissipation @ T <sub>C</sub> = 25°C<br>Derate above 25°C | P <sub>D</sub> | 25<br>0.2 | W<br>W/°C | | Operating and Storage Temperature | T <sub>J</sub> , T <sub>stg</sub> | -65 to<br>+150 | °C | | ESD – Human Body Model | HBM | 3B | V | | ESD - Machine Model | ММ | С | V | # **TYPICAL GAIN** | Typical Gain @ I <sub>C</sub> = 1 A, V <sub>CE</sub> = 2 V Typical Gain @ I <sub>C</sub> = 0.3 A, V <sub>CE</sub> = 1 V | h <sub>FE</sub> | 13<br>16 | _<br>_ | |-------------------------------------------------------------------------------------------------------------------------|-----------------|----------|--------| | Typical dail @ IC = 0.5 A, VCE = 1 V | ''FE | 10 | _ | Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability. 1 1. Pulse Test: Pulse Width = 5.0 ms, Duty Cycle = 10%10 # ON Semiconductor® http://onsemi.com # 4 AMPERES 650 VOLTS, 25 WATTS POWER TRANSISTOR # MARKING DIAGRAMS 4 STYLE 1 STYLE 1 A = Assembly Location Y = Year WW = Work Week BUD43D = Device Code G = Pb-Free Package # **ORDERING INFORMATION** See detailed ordering and shipping information in the package dimensions section on page 10 of this data sheet. # THERMAL CHARACTERISTICS | Characteristic | Symbol | Value | Unit | |---------------------------------------------------------------------------------|-----------------|-------|------| | Thermal Resistance, Junction-to-Case | $R_{ heta JC}$ | 5.0 | °C/W | | Thermal Resistance, Junction-to-Ambient | $R_{\theta JA}$ | 71.4 | °C/W | | Maximum Lead Temperature for Soldering Purposes: 1/8 in from Case for 5 seconds | $T_L$ | 260 | °C | # **ELECTRICAL CHARACTERISTICS** (T<sub>C</sub> = 25°C unless otherwise noted) | Characteristic | | | | | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|---------------------|-----------------------------------------------------|-----------------------|-----------|-------------|------------|------| | OFF CHARACTERISTICS | | | | | | | | | | Collector-Emitter Sustaining Voltage (I <sub>C</sub> = 100 mA, L = 25 mH) | | | | V <sub>CEO(sus)</sub> | 350 | 430 | _ | Vdc | | Collector-Base Breakdown (I <sub>CBO</sub> = 1 mA) | Voltage | | | V <sub>CBO</sub> | 650 | 780 | _ | Vdc | | Emitter-Base Breakdown V<br>(I <sub>EBO</sub> = 1 mA) | oltage | | | V <sub>EBO</sub> | 9.0 | 12 | _ | Vdc | | Collector Cutoff Current<br>(V <sub>CE</sub> = Rated V <sub>CEO</sub> , I <sub>B</sub> = | 0) | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | I <sub>CEO</sub> | -<br>- | -<br>- | 100<br>200 | μAdc | | Collector Cutoff Current<br>(V <sub>CE</sub> = Rated V <sub>CES</sub> , V <sub>EB</sub> = | 0) | | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | I <sub>CES</sub> | - | -<br>- | 10<br>200 | μAdc | | Emitter-Cutoff Current<br>(V <sub>EB</sub> = 9 Vdc, I <sub>C</sub> = 0) | | | | I <sub>EBO</sub> | - | - | 100 | μAdc | | ON CHARACTERISTICS | | | | | | | | | | Base–Emitter Saturation Vo<br>(I <sub>C</sub> = 1 Adc, I <sub>B</sub> = 0.2 Adc) | ltage | | | V <sub>BE(sat)</sub> | - | 0.85 | 1.2 | Vdc | | Collector–Emitter Saturation Voltage (I <sub>C</sub> = 2 Adc, I <sub>B</sub> = 0.5 Adc) | | | | V <sub>CE(sat)</sub> | _ | 0.2 | 1.0 | Vdc | | DC Current Gain ( $I_C = 1 \text{ Adc}$ , $V_{CE} = 2 \text{ Vdc}$ ) ( $I_C = 2 \text{ Adc}$ , $V_{CE} = 5 \text{ Vdc}$ ) | | | | h <sub>FE</sub> | 8.0<br>10 | 13<br>12 | _<br>_ | - | | DIODE CHARACTERISTICS | 1 | | | | | | | | | Forward Diode Voltage (I <sub>EC</sub> = 1.0 Adc) | | | | | - | 0.9 | 1.5 | ٧ | | SWITCHING CHARACTERIS | STICS: Resistive Loa | <b>d</b> (D.C.≤ 10% | 6, Pulse Width = 40 | μs) | | - | | | | Turn-Off Time ( $I_C = 1.2 \text{ Adc}, I_{B1} = 0.4 \text{ A}, I_{B2} = 0.1 \text{ A}, V_{CC} = 300 \text{ V}$ ) | | | | T <sub>off</sub> | 4.6 | - | 6.55 | μs | | Fall Time<br>(I <sub>C</sub> = 2.5 Adc, I <sub>B1</sub> = I <sub>B2</sub> = 0.5 A, V <sub>CC</sub> = 150 V, V <sub>BE</sub> = -2 V) | | | | T <sub>f</sub> | - | - | 0.8 | μs | | DYNAMIC SATURATION VC | DLTAGE | | | | | | • | | | Dynamic Saturation Voltage: Determined 1 μs and 3 μs respectively after rising I <sub>B1</sub> reaches 90% of final I <sub>B1</sub> | I <sub>C</sub> = 400 mA | @ 1 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | V <sub>CE(dsat)</sub> | -<br>- | 2.8<br>3.2 | -<br>- | ٧ | | | I <sub>B1</sub> = 40 mA<br>V <sub>CC</sub> = 300 V | @ 3 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | -<br>- | 0.75<br>1.3 | -<br>- | | | | I <sub>C</sub> = 1 A | @ 1 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | -<br>- | 2.1<br>4.7 | -<br>- | | | | I <sub>B1</sub> = 200 mA<br>V <sub>CC</sub> = 300 V | @ 3 μs | @ T <sub>C</sub> = 25°C<br>@ T <sub>C</sub> = 125°C | | - | 0.35<br>0.6 | _<br>_ | | # TYPICAL STATIC CHARACTERISTICS Figure 1. DC Current Gain @ V<sub>CE</sub> = 1 V Figure 2. DC Current Gain @ V<sub>CE</sub> = 5 V Figure 3. Collector Saturation Region Figure 4. Collector-Emitter Saturation Voltage Figure 5. Collector-Emitter Saturation Voltage Figure 6. Collector-Emitter Saturation Voltage # **TYPICAL STATIC CHARACTERISTICS** Figure 7. Base-Emitter Saturation Region Figure 8. Base-Emitter Saturation Region Figure 9. Base-Emitter Saturation Region Figure 10. Forward Diode Voltage Figure 11. Capacitance Figure 12. $B_{VCER} = f(R_{BE})$ Figure 13. Resistive Switching, ton Figure 14. Resistive Switching, toff Figure 15. Inductive Storage Time, t<sub>ci</sub> @ h<sub>EE</sub> = 5 Figure 16. Inductive Storage Time, t<sub>ci</sub> @ h<sub>EE</sub> = 10 Figure 17. Inductive Fall and Cross Over Time, $t_{fi}$ and $t_{c}$ @ $h_{FE}$ = 5 Figure 18. Inductive Fall Time, $t_{fi} @ h_{FE} = 10$ Figure 19. Inductive Cross Over Time, $t_{\text{C}} \ @ \ h_{\text{FE}} = 10$ Figure 20. Inductive Storage Time, tsi Figure 21. Inductive Fall Time, t<sub>f</sub> Figure 22. Inductive Cross Over Time, tc Figure 23. Inductive Storage Time, $t_{si}$ Figure 24. Forward Recovery Time, t<sub>fr</sub> Figure 25. Dynamic Saturation Voltage Measurements Figure 26. Inductive Switching Measurements **Table 1. Inductive Load Switching Drive Circuit** Figure 27. $t_{fr}$ Measurement #### **MAXIMUM RATINGS** Figure 28. Forward Bias Safe Operating Area Figure 29. Reverse Bias Safe Operating Area Figure 30. Power Derating There are two limitations on the power handling ability of a transistor: average junction temperature and second breakdown. Safe operating area curves indicate $I_C$ – $V_{CE}$ limits of the transistor that must be observed for reliable operation; i.e., the transistor must not be subjected to greater dissipation than the curves indicate. The data of Figure 28 is based on $T_C$ = 25°C; $T_{j(pk)}$ is variable depending on power level. Second breakdown pulse limits are valid for duty cycles to 10% but must be derated when $T_C$ > 25°C. Second Breakdown limitations do not derate like thermal limitations. Allowable current at the voltages shown on Figure 28 may be found at any case temperature by using the appropriate curve on Figure 30. $T_{j(pk)}$ may be calculated from the data in Figure 31. At any case temperatures, thermal limitations will reduce the power that can be handled to values less than the limitations imposed by second breakdown. For inductive loads, high voltage and current must be sustained simultaneously during turn–off with the base to emitter junction reverse biased. The safe level is specified as reverse biased safe operating area (Figure 29). This rating is verified under clamped conditions so that the device is never subjected to an avalanche mode. Figure 31. Thermal Response # **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |-----------|------------------------------------|--------------------------| | BUD42D-1G | DPAK<br>Straight Lead<br>(Pb-Free) | 75 Units / Rail | | BUD42DT4G | DPAK<br>(Pb-Free) | 2500 Units / Tape & Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. # **PACKAGE DIMENSIONS** # **DPAK** CASE 369C ISSUE D - NOTES: 1. DIMENSIONING AND TOLERANCING PER ASME - Y14.5M, 1994. 2. CONTROLLING DIMENSION: INCHES. - 3. THERMAL PAD CONTOUR OPTIONAL WITHIN DI-MENSIONS b3, L3 and Z. - MENSIONS b3, L3 and Z. 4. DIMENSIONS D AND E DO NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 INCHES PER SIDE. 5. DIMENSIONS D AND E ARE DETERMINED AT THE OUTERMOST EXTREMES OF THE PLASTIC BODY. 6. DATUMS A AND B ARE DETERMINED AT DATUM DI ANE I - PLANE H. | | INCHES | | MILLIMETERS | | | |-----|-----------|-----------|-------------|-------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.086 | 0.094 | 2.18 | 2.38 | | | A1 | 0.000 | 0.005 | 0.00 | 0.13 | | | b | 0.025 | 0.035 | 0.63 | 0.89 | | | b2 | 0.030 | 0.045 | 0.76 | 1.14 | | | b3 | 0.180 | 0.215 | 4.57 | 5.46 | | | C | 0.018 | 0.024 | 0.46 | 0.61 | | | c2 | 0.018 | 0.024 | 0.46 | 0.61 | | | D | 0.235 | 0.245 | 5.97 | 6.22 | | | Е | 0.250 | 0.265 | 6.35 | 6.73 | | | е | 0.090 | 0.090 BSC | | BSC | | | Н | 0.370 | 0.410 | 9.40 | 10.41 | | | L | 0.055 | 0.070 | 1.40 | 1.78 | | | L1 | 0.108 REF | | 2.74 REF | | | | L2 | 0.020 BSC | | 0.51 BSC | | | | L3 | 0.035 | 0.050 | 0.89 | 1.27 | | | L4 | | 0.040 | | 1.01 | | | Z | 0.155 | | 3.93 | | | STYLE 1: PIN 1. BASE 2. COLLECTOR 3. EMITTER 4. COLLECTOR # **SOLDERING FOOTPRINT\*** $\left(\frac{\text{mm}}{\text{inches}}\right)$ SCALE 3:1 <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. #### PACKAGE DIMENSIONS # **IPAK** CASE 369D ISSUE C #### NOTES: - DIMENSIONING AND TOLERANCING PER - ANSI Y14.5M, 1982. 2. CONTROLLING DIMENSION: INCH. | | INC | HES | MILLIN | IETERS | | |-----|-------|-------|----------|--------|--| | DIM | MIN | MAX | MIN | MAX | | | Α | 0.235 | 0.245 | 5.97 | 6.35 | | | В | 0.250 | 0.265 | 6.35 | 6.73 | | | С | 0.086 | 0.094 | 2.19 | 2.38 | | | D | 0.027 | 0.035 | 0.69 | 0.88 | | | E | 0.018 | 0.023 | 0.46 | 0.58 | | | F | 0.037 | 0.045 | 0.94 | 1.14 | | | G | 0.090 | BSC | 2.29 BSC | | | | Н | 0.034 | 0.040 | 0.87 | 1.01 | | | J | 0.018 | 0.023 | 0.46 | 0.58 | | | K | 0.350 | 0.380 | 8.89 | 9.65 | | | R | 0.180 | 0.215 | 4.45 | 5.45 | | | S | 0.025 | 0.040 | 0.63 | 1.01 | | | V | 0.035 | 0.050 | 0.89 | 1.27 | | | Z | 0.155 | | 3.93 | | | #### STYLE 1: - PIN 1. BASE 2. COLLECTOR - EMITTER - COLLECTOR ON Semiconductor and un are registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, ON semiconductor and war registered trademarks of Semiconductor Components Industries, LLC (SCILLC). SCILLC owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of SCILLC's product/patent coverage may be accessed at www.onsemi.com/site/pdf/Patent-Marking, pdf. SCILLC reserves the right to make changes without further notice to any products herein. SCILLC makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does SCILLC assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. "Typical" parameters which may be provided in SCILLC data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. SCILLC does not convey any license under its patent rights nor the rights of others. SCILLC products are not designed, intended, or authorized for use as components in systems intended for surgical implications the polar or other applications intended to surgical implications which the failure of the SCILLC expects existing where surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the SCILLC product could create a situation where personal injury or death may occur. Should Buyer purchase or use SCILLC products for any such unintended or unauthorized application, Buyer shall indemnify and hold SCILLC and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that SCILLC was negligent regarding the design or manufacture of the part. SCILLC is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. # **PUBLICATION ORDERING INFORMATION** # LITERATURE FULFILLMENT: Literature Distribution Center for ON Semiconductor P.O. Box 5163, Denver, Colorado 80217 USA **Phone**: 303-675-2175 or 800-344-3860 Toll Free USA/Canada **Fax**: 303-675-2176 or 800-344-3867 Toll Free USA/Canada Email: orderlit@onsemi.com N. American Technical Support: 800-282-9855 Toll Free USA/Canada Europe, Middle East and Africa Technical Support: Phone: 421 33 790 2910 Japan Customer Focus Center Phone: 81-3-5817-1050 ON Semiconductor Website: www.onsemi.com Order Literature: http://www.onsemi.com/orderlit For additional information, please contact your local Sales Representative