

August 10, 2009

## CP2120 Revision 1.0 Errata

# **Errata Status Summary**

| Errata<br># | Title                                                                                     | Impact | Status             |                |
|-------------|-------------------------------------------------------------------------------------------|--------|--------------------|----------------|
|             |                                                                                           |        | Affected Revisions | Fixed Revision |
| 1           | Inter-byte delay requirements for read commands on SPI bus.                               | Minor  | Revision 1.0       | Not Fixed      |
| 2           | I <sup>2</sup> C write delays with I <sup>2</sup> C timeout and bus-free detect disabled. | Minor  | Revision 1.0       | Not Fixed      |

Impact Definition: Each erratum is marked with an impact, as defined below:

- Minor—Workaround exists.
- Major—Errata that do not conform to the data sheet or standard.
- Information—The device behavior is not ideal but acceptable. Typically, the data sheet will be changed to match the device behavior.

## **Errata Details**

1. **Description**: Within certain timing constraints, a read command performed via the SPI interface may fail and return invalid information. Intermittent failure to read the requested information can occur if the interbyte delay before and after the dummy byte in the SPI register read command falls between 0.55 µs and 2.0 µs. The delay between SPI bytes is defined as the time between the last rising edge of SCLK on one byte and the first falling edge of SCLK on the next byte.

**Impact**: At certain SPI clock frequencies, or in systems which insert a specific delay between bytes, SPI reads may fail.

Workaround : Ensure that the inter-byte delay before and after the dummy byte in read transfers are both shorter than 0.55  $\mu$ s or longer than 2.0  $\mu$ s.

2. **Description**: When both the I2CTO Timer and I<sup>2</sup>C bus-free timeouts are disabled, all I<sup>2</sup>C write transactions will take at least 200 ms to execute.

**Impact**: This will add significant delays whenever I<sup>2</sup>C writes are used.

**Workaround**: Enable bus-free timeouts, or enable the I2CTO Timer.









SW/HW www.silabs.com/simplicity



Quality www.silabs.com/quality



Support and Community community.silabs.com

Silicon Labs intends to provide customers with the latest, accurate, and in-depth documentation of all peripherals and modules available for system and software implementers using or intending to use the Silicon Labs products. Characterization data, available modules and peripherals, memory sizes and memory addresses refer to each specific device, and "Typical" parameters provided can and do vary in different applications. Application examples described herein are for illustrative purposes only. Silicon Labs reserves the right to make changes without further notice and limitation to product information, specifications, and descriptions herein, and does not give warranties as to the accuracy or completeness of the included information. Silicon Labs shall have no liability for the consequences of use of the information supplied herein. This document does not imply or express copyright licenses granted hereunder to design or fabricate any integrated circuits. The products are not designed or authorized to be used within any Life Support System without the specific written consent of Silicon Labs. A "Life Support System" is any product or system intended to support or sustain life and/or health, which, if it fails, can be reasonably expected to result in significant personal injury or death. Silicon Labs products are not designed or authorized for military applications. Silicon Labs products shall under no circumstances be used in weapons of mass destruction including (but not limited to) nuclear, biological or chemical weapons, or missiles capable of delivering such weapons.

### **Trademark Information**

Silicon Laboratories Inc.®, Silicon Laboratories®, Silicon Labos®, Silabs® and the Silicon Labs logo®, Bluegiga®, Bluegiga Logo®, Clockbuilder®, CMEMS®, DSPLL®, EFM®, EFM32®, EFR, Ember®, Energy Micro, Energy Micro logo and combinations thereof, "the world's most energy friendly microcontrollers", Ember®, EZLink®, EZRadio®, EZRadioPRO®, Gecko®, ISOmodem®, Precision32®, ProSLIC®, Simplicity Studio®, SiPHY®, Telegesis, the Telegesis Logo®, USBXpress® and others are trademarks or registered trademarks of Silicon Labs. ARM, CORTEX, Cortex-M3 and THUMB are trademarks or registered trademarks of ARM Holdings. Keil is a registered trademark of ARM Limited. All other products or brand names mentioned herein are trademarks of their respective holders.



Silicon Laboratories Inc. 400 West Cesar Chavez Austin, TX 78701