

# **Phase Current Sensor IC for AC motor control**

#### **Features**

- Floating channel up to 600 V for IR2177 & 1200 V for IR2277
- Synchronous sampling measurement system
- High PWM noise (ripple) rejection capability
- Digital PWM output
- Fast Over Current detection
- Suitable for bootstrap power supplies
- Low sensing latency (<7.5 µsec @20kHz)
- Ratiometric analog output suitable for DSP A/D interface

#### **Product Summary**

IR2277 1200 V V<sub>OFFSET</sub> (max)

> IR2177 600 V

±250mV Vin range

Bootstrap supply range 8-20 V

Floating channel quiescent current (max)

2.2 mA

Sensing latency (max)

7.5 µsec

(@20kHz)

40ksample/sec Throughput

(@20kHz) ±470 mV

Over Current threshold

### **Description**

IR2177/IR2277 is a high voltage, high speed, single phase current sensor interface for AC motor drive applications. The current is sensed by an external shunt resistor. The IC converts the analog voltage into a time interval through a precise circuit that also performs a very good ripple rejection showing small group delay. The time interval is level shifted and given to the output both as a PWM signal (PO) and analog voltage (OUT). The analog voltage is proportional to the measured current and is ratio metric with respect to an externally provided voltage reference. The max throughput is 40 ksample/sec suitable for up to 20 kHz asymmetrical PWM modulation and max delay is <7.5 μsec (@20kHz). Also a fast over current signal is provided for IGBT protection.

# **Package**

(max)



# Typical Connection



(Please refer to Lead Assignments for correct pin configuration. This diagram shows electrical connections only)

# **Absolute Maximum Ratings**

Absolute Maximum Ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to  $V_{SS}$ , all currents are defined positive into any lead. The Thermal Resistance and Power Dissipation ratings are measured under board mounted and still air conditions.

| Symbol                              | Definition                               |        | Min.                 | Max.                  | Units |
|-------------------------------------|------------------------------------------|--------|----------------------|-----------------------|-------|
| V <sub>B</sub>                      | High Side Floating Supply Voltage        | IR2277 | - 0.3                | 1225                  | V     |
| VΒ                                  | Thigh Side Floating Supply Voltage       | IR2177 |                      | 625                   | ]     |
| Vs                                  | High Side Floating Ground Voltage        |        | V <sub>B</sub> - 25  | V <sub>B</sub> + 0.3  | V     |
| V <sub>in+</sub> / V <sub>in-</sub> | High-Side Inputs Voltages                |        | V <sub>S</sub> - 5   | V <sub>B</sub> + 0.3  | V     |
| G0 / G1                             | High-Side Range Selectors                |        | V <sub>S</sub> - 0.3 | V <sub>B</sub> + 0.3  | V     |
| V <sub>CC</sub>                     | Low-Side Fixed Supply Voltage            |        | - 0.3                | 25                    | V     |
| Sync                                | Low-Side Input Synchronization Signal    |        | - 0.3                | V <sub>CC</sub> + 0.3 | V     |
| $V_{RH}/V_{RL}$                     | DSP Reference High and Low Voltages      |        | - 0.3                | $V_{CC} + 0.3$        | V     |
| Out                                 | Analog Output Voltage                    |        | - 0.3                | V <sub>CC</sub> + 0.3 | V     |
| PO                                  | PWM Output                               |        | - 0.3                | $V_{CC} + 0.3$        | V     |
| OC                                  | Over Current Output Voltage              |        | - 0.3                | $V_{CC} + 0.3$        | V     |
| dV <sub>S</sub> /dt                 | Allowable Offset Voltage Slew Rate       |        |                      | 50                    | V/ns  |
| $P_D$                               | Maximum Power Dissipation                |        |                      | 250                   | mW    |
| R <sub>thJA</sub>                   | Thermal Resistance, Junction to Ambient  |        |                      | 90                    | °C/W  |
| T <sub>J</sub>                      | Junction Temperature                     |        | -40                  | 125                   | °C    |
| Ts                                  | Storage Temperature                      |        | -55                  | 150                   | °C    |
| T <sub>L</sub>                      | Lead Temperature (Soldering, 10 seconds) |        |                      | 300                   | °C    |

## **Recommended Operating Conditions**

For proper operation the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to  $V_{ss}$ . The  $V_{s}$  offset rating is tested with all supplies biased at 15V differential.

| Symbol                              | Definition                                                           |           | Min.                 | Max.                 | Units |
|-------------------------------------|----------------------------------------------------------------------|-----------|----------------------|----------------------|-------|
| V <sub>BS</sub>                     | High Side Floating Supply Voltage (V <sub>B</sub> - V <sub>S</sub> ) | )         | V <sub>S</sub> + 8.0 | V <sub>S</sub> + 20  | V     |
| W                                   | High Side Floating Ground Voltage                                    | IR2277    | -5                   | 1200                 | V     |
| V <sub>S</sub>                      | High Side Floating Ground Voltage                                    | IR2177    | -5                   | 600                  | _ v   |
| V <sub>in+</sub> / V <sub>in-</sub> | High-Side Inputs Voltages                                            |           | V <sub>S</sub> - 5.0 | V <sub>S</sub> + 5.0 | V     |
| G0 / G1                             | High-Side Range Selectors                                            |           | Note 1               | Note1                |       |
| V <sub>CC</sub>                     | Low Side Logic Fixed Supply Voltage                                  |           | 8                    | 20                   | V     |
| Sync                                | Low-Side Input Synchronization Signal                                |           | V <sub>SS</sub>      | V <sub>CC</sub>      | V     |
| f <sub>sync</sub>                   | Sync Input Frequency                                                 | Using PO  | 4                    | 20                   | kHz   |
|                                     |                                                                      | Using OUT | 8                    | 20                   | 1     |
| PO                                  | PWM Output                                                           |           | -0.3                 | Note 2               | V     |
| OC                                  | Over Current Output Voltage                                          |           | -0.3                 | Note 2               | V     |
| $V_{RH}$                            | OUT Reference High Voltage                                           |           | 3                    | V <sub>CC</sub> -2.5 | V     |
| $V_{RL}$                            | OUT Reference Low Voltage                                            |           | $V_{SS}$             | V <sub>RH</sub> -3   | V     |
| T <sub>A</sub>                      | Ambient Temperature                                                  |           | -40                  | 125                  | °C    |

Note 1: Shorted to  $V_S$  or  $V_B$ Note 2: Pull-Up Resistor to  $V_{CC}$ 

# **Static Electrical Characteristics**

 $V_{CC},\,V_{BS} = 15 V \text{ unless otherwise specified. Temp=27°C; } V_{in} = V_{in+} - V_{in}.$ 

Pin: V<sub>CC</sub>, V<sub>SS</sub>, V<sub>B</sub>, V<sub>S</sub>

| Symbol           | Definition                               |        | Min. | Тур. | Max. | Units | Test<br>Conditions                           |
|------------------|------------------------------------------|--------|------|------|------|-------|----------------------------------------------|
| I <sub>QBS</sub> | Quiescent V <sub>BS</sub> supply current |        |      | 1    | 2.2  | mA    | $f_{\text{sync}} = 10 \text{kHz},$<br>20 kHz |
| I <sub>QCC</sub> | Quiescent V <sub>CC</sub> supply current |        |      |      | 6    | mA    | $f_{sync} = 10kHz,$<br>20kHz                 |
| 1                | Offset supply leakage current            | IR2277 |      |      | 50   | μΑ    | $V_B = V_S = 1200V$                          |
| ILK              | ,                                        | IR2177 |      |      | 50   | μΛ    | $V_{B} = V_{S} = 600V$                       |

Pin: V<sub>in+</sub>, V<sub>in-</sub>, Sync, G0, G1, OC

| Symbol             | Definition                                 | Min. | Тур. | Max. | Units | Test<br>Conditions                   |
|--------------------|--------------------------------------------|------|------|------|-------|--------------------------------------|
| V <sub>inmax</sub> | Maximum input voltage before saturation    |      | 250  |      | mV    |                                      |
| V <sub>inmin</sub> | Minimum input voltage before saturation    |      | -250 |      | mV    |                                      |
| V <sub>IH</sub>    | Sync Input High threshold                  | 2.2  |      |      | V     | See Figure 1                         |
| V <sub>IL</sub>    | Sync Input Low threshold                   |      |      | 0.8  | V     | See Figure 1                         |
| $V_{hy}$           | Sync Input Hysteresis                      | 0.2  |      |      | V     | See Figure 1                         |
| I <sub>vinp</sub>  | V <sub>in+</sub> input current             | -18  |      | -6   | μA    | f <sub>sync</sub> = 4kHz to<br>20kHz |
| I <sub>pu</sub>    | G0, G1 pull-up Current                     | -20  |      | -8   | μA    | G1, G0 = V <sub>B</sub> -<br>5V      |
| V <sub>octh</sub>  | Over Current Activation Threshold          | 300  |      | 470  | mV    |                                      |
| R <sub>Sync</sub>  | SYNC to V <sub>SS</sub> internal pull-down | 6    |      | 12   | kΩ    |                                      |
| R <sub>onOC</sub>  | Over Current On Resistance                 | 25   |      | 75   | Ω     | @ I = 2mA<br>See Figure 3            |



Figure 1: Sync input thresholds



Figure 2: Sync input circuit

Pin: PO

| Symbol                       | Definition                                                                  | Min. | Тур.  | Max.  | Units    | Test<br>Conditions                                                                                                                                                                                                                |
|------------------------------|-----------------------------------------------------------------------------|------|-------|-------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>POs</sub>             | Input offset voltage measured by PWM output                                 | -50  |       | 20    | mV       | $\begin{array}{c} \text{R}_{\text{pull-up}} \!\!=\!\! 500~\Omega \\ \text{f}_{\text{sync}} = 4,20 \text{kHz} \\ \text{V}_{\text{threshold}} \!\!=\!\! 2.75 \text{V} \\ \text{Ext supply=5V} \\ \text{(See Figure 6)} \end{array}$ |
| ΔV <sub>POs</sub> /<br>ΔTj   | Input offset voltage temperature drift                                      |      | TBD   |       | μV/°C    |                                                                                                                                                                                                                                   |
| $\Delta V_{POs}$             | ∆offset between samples on channel1 and channel2 measured at PO (See Note1) | -10  |       | 10    | mV       | f <sub>sync</sub> = 10kHz<br>See Figure 6                                                                                                                                                                                         |
| Gp                           | PWM Output Gain                                                             | -38  | -40.5 | -42.5 | %/V      | V <sub>in</sub> =±250mV                                                                                                                                                                                                           |
| $\Delta G_p / \Delta Tj$     | PWM Output Gain Temperature Drift                                           |      | TBD   |       | %/(V∗°C) |                                                                                                                                                                                                                                   |
| CMRR<br>PO                   | PO Output common mode (V <sub>S</sub> ) rejection                           |      | 0.2   |       | m%/V     | $V_s$ - $V_{ss} = 0$ ,<br>600V<br>$f_{sync} = 10kHz$                                                                                                                                                                              |
| $V_{POlin}$                  | PO Linearity                                                                |      | 0.07  | 0.2   | %        | 10kHz                                                                                                                                                                                                                             |
| $\Delta$ $V_{lin}/\Delta Tj$ | PO Linearity Temperature Drift                                              |      | TBD   |       | %/°C     | 10kHz                                                                                                                                                                                                                             |
| $V_{thPO}$                   | PO threshold for OC reset                                                   | 0.8  |       | 1.6   | V        | OC active (See<br>Figure 4)                                                                                                                                                                                                       |
| PSRR PO                      | PSRR for PO Output                                                          |      |       | 0.2   | %/V      | V <sub>CC</sub> =V <sub>BS</sub> =<br>8,20V                                                                                                                                                                                       |
| R <sub>onPO</sub>            | PO On Resistance                                                            | 25   |       | 75    | Ω        | @ I = 2mA<br>See Figure 3                                                                                                                                                                                                         |

Note1: Refer to PO output description for channels definition



Figure 3: PO and OC open collector circuit

Pin: OUT, VRH, VRL

| Symbol                      | Definition                                                               | Min.                 | Тур. | Max.                 | Units            | Test<br>Conditions                              |
|-----------------------------|--------------------------------------------------------------------------|----------------------|------|----------------------|------------------|-------------------------------------------------|
| R <sub>REF</sub>            | V <sub>RH</sub> to V <sub>RL</sub> input resistance                      | 36                   |      | 84                   | kΩ               |                                                 |
| V <sub>aos</sub>            | Input offset voltage measured by analog output                           | -100                 |      | 50                   | mV               | f <sub>sync</sub> = 8kHz, 20<br>kHz             |
| Δ V <sub>aos</sub> /<br>ΔTj | Input offset voltage temperature drift                                   |                      | TBD  |                      | μV / °C          | Measured by analog output                       |
| $\Delta V_{aos}$            | ∆offset between samples on channel1 and channel2 measured at OUT (Note1) |                      |      |                      |                  | f <sub>sync</sub> = 8kHz, 20<br>kHz             |
| G <sub>a</sub>              | Analog Output Gain                                                       | -20%                 | 2VR  | +20%                 | V/V              | $V_R = V_{RH} - V_{RL} = 3V$                    |
| ΔG <sub>a</sub> / ΔTj       | Analog Output Gain Temperature Drift                                     |                      | TBD  |                      | °C <sup>-1</sup> |                                                 |
| CMRR<br>OUT                 | Analog Output common mode (V <sub>S</sub> offset) rejection              |                      | 100  |                      | dB               | Vs-Vss=0V,<br>600V<br>f <sub>sync</sub> = 10kHz |
| V <sub>OUTlin</sub>         | Out Linearity                                                            |                      | 0.3  | 0.7                  | %                | f <sub>sync</sub> = 8kHz,<br>20kHz              |
| Δ V <sub>lin</sub> /<br>ΔTj | Out Linearity Temperature Drift                                          |                      | TBD  |                      | %/°C             | f <sub>sync</sub> = 8kHz,<br>20kHz              |
| PSRR<br>OUT                 | PSRR for Analog Output                                                   | 30                   |      | 100                  | dB               | $V_{CC} = V_{BS} = 8V,$ $20V$                   |
| V <sub>OUTI</sub>           | Vout Low Saturation                                                      | 0                    |      | 50                   | mV               | V <sub>in</sub> = -500mV                        |
| V <sub>OUTh</sub>           | Vout High Saturation                                                     | V <sub>RH</sub> +0.2 |      | V <sub>RH</sub> +0.7 | V                | V <sub>in</sub> = +500mV                        |

Note1: Refer to PO output description for channels definition

# **AC Electrical Characteristics**

 $V_{BIAS}$  ( $V_{CC}$ ,  $V_{BS}$ ) = 15V unless otherwise specified. Temp=27°C.

| Symbol             | Definition                                      |            | Min.                                                  | Тур.                                | Max.                                           | Units       | Test<br>Conditions                   |
|--------------------|-------------------------------------------------|------------|-------------------------------------------------------|-------------------------------------|------------------------------------------------|-------------|--------------------------------------|
| f <sub>sync</sub>  | PWM frequency                                   | РО         | 4                                                     |                                     | 20                                             | kHz         |                                      |
| 'sync              | 1 WWW frequency                                 | OUT        | 8                                                     |                                     | 20                                             | - KIIZ      |                                      |
| f <sub>out</sub>   | Throughput                                      |            |                                                       | $2 \cdot f_{\text{sync}}$           |                                                | ksample/sec |                                      |
| BW                 | Bandwidth (@ -3 dB)                             |            |                                                       | $f_{\rm sync}$                      |                                                | kHz         |                                      |
| GD                 | Group Delay (input filter                       | -)         |                                                       | $\frac{1}{4 \cdot f_{\text{sync}}}$ |                                                | μs          |                                      |
| D <sub>min</sub>   | Minimum Duty Cycle (N                           | ote 1)     |                                                       | 10                                  |                                                | %           | V <sub>in</sub> =+V <sub>inmax</sub> |
| D <sub>max</sub>   | Maximum Duty Cycle (N                           | Note 1)    |                                                       | 30                                  |                                                | %           | V <sub>in</sub> =-V <sub>inmin</sub> |
| t <sub>dOCon</sub> | De-bounce time of OC                            |            | 2.7                                                   | 3.5                                 | 4.7                                            | μs          | See Figure 4                         |
| T <sub>OCoff</sub> | Time to reset OC forcing                        | g PO       |                                                       |                                     | 0.5                                            | μs          | See Figure 4                         |
| C <sub>load</sub>  | Analog output load capa                         | acitor     | 0                                                     |                                     | 50                                             | nF          | NOTE 2                               |
| SL <sub>OUT</sub>  | Analog output (OUT) SI                          | ew Rate    | 0.2                                                   |                                     | 1                                              | V/µs        | $C_{out} \le 5 \text{ nF}$           |
| t <sub>settl</sub> | Output settling time (1%                        | <u>(</u> ) | 5                                                     |                                     | 30                                             | μs          | $C_{out} \le 5 \text{ nF}$           |
| MD                 | Measure Delay                                   |            |                                                       |                                     | $\frac{0.30}{2 \cdot f_{\text{sync}}}$         | μs          |                                      |
| SR                 | Step response (max tim steady state) for PO out |            | $\frac{0.51}{\mathrm{f}_{\mathrm{sync}}}$             |                                     | $\frac{1.3}{\mathrm{f}_{\mathrm{sync}}}$       | μs          | See<br>Figure 5                      |
| SR <sub>OUT</sub>  | Step response (max tim steady state) for OUT o  |            | $\frac{0.51}{\mathrm{f}_{\mathrm{sync}}} + t_{settl}$ |                                     | $\frac{1.3}{\rm f_{\rm sync}} + t_{\rm settl}$ | μs          | See<br>Figure 5                      |

**Note 1:** negative logic, see Figure 4 on page 7 **Note 2:** Cload < 5 nF avoids overshoot



Figure 4: OC timing diagram



Figure 5: timing diagram



Figure 6: ∆offset between two consecutive samples measured at PO

# **Lead Assignments**



# **Lead Definitions**

| Pin | Symbol          | Description                      |
|-----|-----------------|----------------------------------|
| 1   | V <sub>cc</sub> | Low side voltage supply          |
| 2   | OUT             | Analog output                    |
| 3   | $V_{SS}$        | Low side ground supply           |
| 4   | $V_{RL}$        | Lower rail of A/D voltage range  |
| 5   | $V_{RH}$        | Higher rail of A/D voltage range |
| 6   | OC              | Over current signal (open drain) |
| 7   | РО              | PWM output (open drain)          |
| 8   | Sync            | DSP synchronization signal       |
| 9   | NC              | No connection                    |
| 10  | NC              | No connection                    |
| 11  | G0              | Integrator gain Isb              |
| 12  | G1              | Integrator gain msb              |
| 13  | ٧s              | High side return                 |
| 14  | $V_{IN-}$       | Negative sense input             |
| 15  | $V_{IN+}$       | Positive sense input             |
| 16  | $V_{B}$         | High side supply                 |

# Timing and logic state diagrams description



<sup>\*\*</sup> See OC and PO detailed descriptions below in this document

# Functional block diagram



# 1 <u>Device Description</u>

#### 1.1 SYNC input

Sync input clocks the whole device. In order to make the device work properly it must be synchronous with the triangular PWM carrier as shown in Figure 8.

SYNC pin is internally pulled-down (10 k $\Omega$ ) to V<sub>SS</sub>.

### 1.2 PWM Output (PO)

PWM output is an open collector output (active low). It must be pulled-up to proper supply with an external resistor (suggested value between  $500\Omega$  and  $10k\Omega$ ).



Figure 7: PO rising and falling slopes

PO pull-up resistor determines the rising slope of the PO output and the lower value of PO as shown in Figure 7, where  $\tau=RC$ , C is the total PO pin capacitance and R is the pull-up resistance.

$$V_{low} = Supply \cdot \frac{R_{on}}{R_{on} + R_{pull-up}}$$

where  $R_{on}$  is the internal open collector resistance and  $R_{pull-up}$  is the external pull-up resistance.

PO duty cycle is defined for active low logic by the following formula:

Eq. 1 
$$D_n = \frac{T_{off\_cycle\_n+1}}{T_{cycle\_n}}$$

PO duty cycle ( $D_n$ ) swings between 10% and 30%. Zero input voltage corresponds to 20% duty cycle.

A residual offset can be read in PO duty cycle according to  $V_{\text{POs}}$  (see Static electrical characteristics).

#### According to

Figure 8, it can be assumed that odd cycles are represented by SYNC at high level (let's name channel 1 the output related to this state of SYNC) and even cycles represented by SYNC at low level (channel 2).

The two channels are independent in order to provide the correct duty cycle value of PO even for non-50% duty cycle of SYNC signal. Small variation of SYNC duty cycle are then allowed and automatically corrected when calculating the duty cycle using **Eq. 1**.

However, channel 1 and channel 2 can have a difference in offset value which is specified in  $\Delta V_{POS}$  (see Static electrical characteristics).

To implement a correct offset compensation of PO duty cycle and analog OUT, each channel must be compensated separately.

#### 1.3 Over Current output (OC)

OC output is an open drain pin (active low).

A simplified block diagram of the over current circuit is shown in the

Figure 9.

Over current is detected when  $|V_{in}|=|V_{inp}-V_{inm}|>V_{OCth}$ . If an event of over current lasts longer than  $t_{dOCon}$ , OC pin is forced to  $V_{SS}$  and remains latched until PO is externally forced low for at least  $t_{OCoff}$  (see timing on Figure 4). During an over current event (OC is low), PO is off (pulled-up by external resistor).

If OC is reset by PO and over current is still active, OC pin will be forced low again by the next edge of SYNC signal.

To reset OC state PO must be forced to  $V_{\text{SS}}$  for at least  $T_{\text{OCoff}}.$ 

#### Autoreset function

The autoreset function consists in clearing automatically the OC fault.

To enable the autoreset function, simply short circuit the OC pin with the PO pin.



Figure 8: PO Duty Cycle



Figure 9: Over current block diagram

#### 1.4 Analog Output (OUT)

The analog output is internally buffered and capable of driving capacitive loads ranging up to 50nF.

 $V_{\text{RH}}$  and  $V_{\text{RL}}$  set the dynamic range and gain of OUT pin.

Additional circuitry to protect A/D converter input against excessive voltage is not required.

Hereafter follow some definitions (see Figure 10 and following).

- $V_{in}=V_{inp}-V_{inm}$
- Input referred analog offset (V<sub>aos</sub>): It is the input that gives an output that equals

$$OUT = \frac{V_{RH} + V_{RL}}{2}$$
 (referred to V<sub>SS</sub>).

- Gain: It is defined by the ratio  $G_a = \frac{\Delta OUT}{\Delta V_{in}}$  .
- **Linearity:** It is defined by the maximum difference between the ideal OUT/V<sub>in</sub> curve and the measured curve depurated of the offset voltage and the gain error.

The analog output is also defined by some dynamic characteristics (see figure 8):

- Slew Rate (SL<sub>OUT</sub>). The maximum slope of OUT measured in V/μs
- **Settling time (t<sub>settl</sub>).** Time needed by the analog output (OUT) to reach 90% of final value.
- Measure delay (MD). It is defined by the time interval between the actual SYNC edge and PO rising edge.
- Step response (SR). Is the time needed by Output to reach the final value after a step of the input.

Is always within the following range:

$$\frac{1}{2 \cdot f_{SYNC}} + MD + t_{settl} \leq SROUT \leq \frac{1}{f_{SYNC}} + MD + t_{settl}$$



Figure 10: Input offset definition



Figure 11: Gain definition



Figure 12: Linearity error definition

#### 1.5 DC transfer functions

The working principle of the device can be easily explained by Figure 13, in which the main signals are represented.



Figure 13: Main current sensor signals and outputs

PWM out (PO pin) gives a duty cycle which is inversely proportional to the input signal while the OUT pin gives the analog converted output. Eq. 2 gives the resulting  $D_n$  of the PWM output (PO pin):

Eq. 2 
$$D_n = 20\% - 40 \frac{\%}{V} \cdot V_{in}$$

where  $V_{in} = V_{inp}-V_{inm}$ 



Figure 14: PO Duty Cycle  $(D_n)$ 

The Voltage-to-Time conversion ( $V_{in}$  to PO) must be reconstructed (see Functional Block Diagram) to give an analog voltage output at OUT pin. OUT pin swings from  $V_{RL}$  to  $V_{RH}$ , so the analog output (referred to  $V_{SS}$ ) follows Eq. 3:

Eq. 3 
$$OUT = 2 \cdot (V_{RH} - V_{RL}) \cdot V_{in} + \frac{V_{RH} + V_{RL}}{2}$$

The same equation can be referred to  $V_{RL}$ , as follows in Eq. 4:

Eq. 4

$$OUT - V_{RL} = 2 \cdot (V_{RH} - V_{RL}) \cdot V_{in} + \frac{V_{RH} - V_{RL}}{2}$$



Figure 15: ideal OUT/V<sub>in</sub> transfer function

#### Filter AC characteristic

IR2177/2277 signal path can be considered as composed by three stages in series (see Figure 17). The first two stages perform the filtering action. Stage 1 (input filter) implements the filtering action originating the transfer function shown in Figure 18. The input filter is a self-adaptive reset integrator which performs an accurate ripple cancellation. This stage extracts automatically the PWM frequency from Sync signal and puts transmission zeros at even harmonics, rejecting the unwanted PWM noise.

The following timing diagram shows the principle by which even harmonics are rejected (Figure 16).



Figure 16: Even harmonic cancellation principle

As can be seen from Figure 18, the odd harmonics are rejected as a first order low pass filter with a single pole placed in  $f_{\text{PWM}}$ .

The input filter group delay in the pass-band is very low (see GD on AC electrical characteristics) due to the beneficial action of the zeroes.

The second stage samples the result of the first stage at double Sync frequency. This action can be used to fully remove the odd harmonics from the input signal.

To perform this cancellation it is necessary a shift of 90 degrees of the SYNC signal with respect to the triangular carrier edges (SYNC2).

The following timing diagrams show the principle of odd harmonics cancellation (Figure 19), in which SYNC2 allows the sampling of stage 1 output during odd harmonic zero crossings.

Odd harmonic cancellation using SYNC2 (i.e. 90 degree shifted SYNC signal) signal will introduce Tsync/4 additional propagation delay.

Anther way to obtain the same result (odd harmonics cancellation) can be achieved by controller computing the average of two consecutive PO results using SYNC1 (SYNC is in this case aligned to triangular edges, i.e. 0 degree shift).

This method is suitable for most symmetric (center aligned) PWM schemes.

For this particular PWM scheme another suitable solution is driving the IR2x77 with a half frequency SYNC signal ( $f_{\text{sync}}=f_{\text{PWM}}/2$ ).

In this case the cut frequency of the input filter is reduced by half allowing zeroes to be put at  $f_{\text{PWM}}$  multiples (i.e. even and odd harmonics cancellation, no more computational effort needed by the controller).



Figure 17: Simplified block diagram



Figure 18: Input filter transfer function (10 kHz PWM)



Figure 19: Even harmonic cancellation principle

#### 1.6 Input filter gain setting

G0 and G1 pins are used to change the time constant of the integrators of the high side input filter.

To avoid internal saturation of the input filter, G0 and G1 must be connect according to SYNC frequency as shown in Table 1. A too small time constant may saturate the internal integrator, while a large time constant may reduce accuracy.

G0 and G1 do not affect the overall current sensor gain.

| f <sub>PWM</sub> | G0    | G1    |
|------------------|-------|-------|
| > 16 kHz *       | $V_B$ | $V_B$ |
| 16 / 10 kHz      | Vs    | $V_B$ |
| 10 / 6 kHz       | $V_B$ | Vs    |
| < 6 kHz          | Vs    | Vs    |

\*→ 40 kHz

Table 1: G0, G1 gain settings

## 2 Sizing tips

### 2.1 Bootstrap supply

The  $V_{BS1,2,3}$  voltage provides the supply to the high side drivers circuitry of the IR2277S/IR2177S.  $V_{BS}$  supply sit on top of the  $V_{S}$  voltage and so it must be floating.

The bootstrap method to generate  $V_{BS}$  supply can be used with IR2277S/IR2177S current sensors. The bootstrap supply is formed by a diode and a capacitor connected as in Figure 20.



Figure 20: bootstrap supply schematic

This method has the advantage of being simple and low cost but may force some limitations on duty-cycle and on-time since they are limited by the requirement to refresh the charge in the bootstrap capacitor.

Proper capacitor choice can reduce drastically these limitations.

#### **Bootstrap capacitor sizing**

Given the maximum admitted voltage drop for  $V_{BS}$ , namely  $\Delta V_{BS}$ , the influencing factors contributing to  $V_{BS}$  decrease are:

- Floating section quiescent current (IQBS);
- Floating section leakage current (ILK)
- Bootstrap diode leakage current (I<sub>LK DIODE</sub>);
- Charge required by the internal level shifters  $(Q_{LS})$ ; typical 20nC
- Bootstrap capacitor leakage current (I<sub>LK\_CAP</sub>);
- High side on time ( $T_{HON}$ ).

 $I_{LK\_CAP}$  is only relevant when using an electrolytic capacitor and can be ignored if other types of capacitors are used. It is strongly recommend using at least one low ESR ceramic capacitor (paralleling electrolytic and low ESR ceramic may result in an efficient solution).

Then we have:

$$Q_{\text{TOT}} = Q_{\text{LS}} + (I_{\text{OBS}} + + I_{\text{LK}} + I_{\text{LK} - \text{DIODE}} + I_{\text{LK} - \text{CAP}}) \cdot T_{\text{HON}}$$

The minimum size of bootstrap capacitor is then:

$$C_{BOOT\,\text{min}} = \frac{Q_{TOT}}{\Delta V_{BS}}$$

# Some important considerations a) Voltage ripple

There are three different cases making the bootstrap circuit get conductive (see Figure 20)

•  $I_{LOAD}$  < 0; the load current flows in the low side IGBT displaying relevant  $V_{CEon}$ 

$$V_{BS} = V_{CC} - V_F - V_{CEon}$$

In this case we have the lowest value for  $V_{BS}$ . This represents the worst case for the bootstrap capacitor sizing. When the IGBT is turned off the Vs node is pushed up by the load current until the

high side freewheeling diode get forwarded biased

•  $I_{LOAD}$  = 0; the IGBT is not loaded while being on and  $V_{CE}$  can be neglected

$$V_{BS} = V_{CC} - V_F$$

•  $I_{\text{LOAD}} > 0$ ; the load current flows through the freewheeling diode

$$V_{BS} = V_{CC} - V_F + V_{FP}$$

In this case we have the highest value for  $V_{BS}$ . Turning on the high side IGBT,  $I_{LOAD}$  flows into it and  $V_{S}$  is pulled up.

#### b) **Bootstrap Resistor**

A resistor ( $R_{\text{boot}}$ ) is placed in series with the bootstrap diode (see Figure 20) to limit the current when the bootstrap capacitor is initially charged. We suggest not exceeding some Ohms (typically 5, maximum 10 Ohms) to avoid increasing the  $V_{\text{BS}}$  time-constant. The minimum on time for charging the bootstrap capacitor or for refreshing its charge must be verified against this time-constant.

#### c) Bootstrap Capacitor

For high  $T_{HON}$  designs where an electrolytic tank capacitor is used, its ESR must be considered. This parasitic resistance develops a voltage divider with  $R_{boot}$  generating a voltage step on  $V_{BS}$  at the first charge of bootstrap capacitor. The voltage step and the related speed ( $dV_{BS}/dt$ ) should be limited. As a general rule, ESR should meet the following constraint:

$$\frac{ESR}{ESR + R_{ROOT}} \cdot V_{CC} \le 3V$$

Parallel combination of small ceramic and large electrolytic capacitors is normally the best compromise, the first acting as fast charge tank for the gate charge only and limiting the  $dV_{BS}/dt$  by reducing the equivalent resistance while the second keeps the  $V_{BS}$  voltage drop inside the desired  $\Delta V_{BS}$ .

#### d) Bootstrap Diode

The diode must have a BV> 600V (or 1200V depending on application) and a fast recovery time ( $t_{rr}$  < 100 ns) to minimize the amount of charge fed back from the bootstrap capacitor to  $V_{CC}$  supply.

## 3 PCB LAYOUT TIPS

#### 3.1 Distance from H to L voltage

The IR2277S/IR2177S package (wide body) maximizes the distance between floating (from DC-to DC+) and low voltage pins ( $V_{SS}$ ). It is strongly recommended to place components tied to floating voltage in the respective high voltage portions of the device ( $V_{B}$ ,  $V_{S}$ ) side.

#### 3.2 Ground plane

Ground plane must NOT be placed under or nearby the high voltage floating side to minimize noise coupling.



Figure 21: antenna loops

# 3.3 Antenna loops and inputs connection

Current loops behave like antennas able to receive EM noise. In order to reduce EM coupling loops must be reduced as much as possible. Figure 21 shows the high side shunt loops.

Moreover it is strongly suggested to use Kelvin connections for  $V_{in+}$  and  $V_{in-}$  to shunt paths and star-connect  $V_S$  to  $V_{in-}$  close to the shunt resistor as explained in Fig. 22.



Figure 22: Recommended shunt connection

#### 3.4 Supply capacitors

The supply capacitors must be placed as close as possible to the device pins ( $V_{CC}$  and  $V_{SS}$  for the ground tied supply,  $V_B$  and  $V_S$  for the floating supply) in order to minimize parasitic traces inductance/resistance

#### **Case Outline**





WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105

This part has been qualified for the Industrial Market

Data and specifications subject to change without notice. 8/18/2005