

# 1:4 LVCMOS to LVPECL Fanout Buffer with Selectable Clock Input

#### **Features**

- Select one of two low-voltage complementary metal oxide semiconductor (LVCMOS) inputs to distribute to four low-voltage positive emitter-coupled logic (LVPECL) output pairs
- 30-ps maximum output-to-output skew
- 480-ps maximum propagation delay
- 0.15-ps maximum additive RMS phase jitter at 156.25 MHz (12-kHz to 20-MHz offset)
- Up to 250 MHz operation
- Synchronous clock enable function
- 20-Pin thin shrunk small outline package (TSSOP) package
- 2.5-V or 3.3-V operating voltage [1]
- Commercial and industrial operating temperature range

#### **Functional Description**

The CY2CP1504 is an ultra-low noise, low-skew, low-propagation delay 1:4 LVCMOS to LVPECL fanout buffer targeted to meet the requirements of high-speed clock distribution applications. The CY2CP1504 can select between two separate LVCMOS input clocks using the IN\_SEL pin. The synchronous clock enable function ensures glitch-free output transitions during enable and disable periods. The device has a fully differential internal architecture that is optimized to achieve low additive jitter and low skew at operating frequencies of up to 250 MHz.

For a complete list of related documentation, click here.

#### **Logic Block Diagram**



#### Note

<sup>1.</sup> Input AC-coupling capacitors are required for voltage-translation applications.



#### Contents

| Pin Configurations           | 3 |
|------------------------------|---|
| Pin Definitions              |   |
| Absolute Maximum Ratings     | 4 |
| Operating Conditions         |   |
| DC Electrical Specifications |   |
| Thermal Resistance           |   |
| AC Electrical Specifications |   |
| Ordering Information         |   |
| Ordering Code Definitions    |   |
| Package Diagram              |   |

| Acronyms                                | T |
|-----------------------------------------|---|
| Document Conventions                    | 1 |
| Units of Measure                        | 1 |
| Document History Page                   | 1 |
| Sales, Solutions, and Legal Information | 1 |
| Worldwide Sales and Design Support      | 1 |
| Products                                | 1 |
| PSoC®Solutions                          | 1 |
| Cypress Developer Community             | 1 |
| Technical Support                       | 1 |



# **Pin Configurations**

Figure 1. 20-pin TSSOP Package pinout



## **Pin Definitions**

| Pin No.        | Pin Name        | Pin Type | Description                                                                                                                                                        |
|----------------|-----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1              | V <sub>SS</sub> | Power    | Ground                                                                                                                                                             |
| 2              | CLK_EN          | Input    | Synchronous clock enable. LVCMOS/low-voltage transistor-transistor logic (LVTTL). When CLK_EN = Low, Q(0:3) outputs are held low and Q(0:3)# outputs are held high |
| 3              | IN_SEL          | Input    | Input clock select pin. LVCMOS/LVTTL; When IN_SEL = Low, input IN0 is active When IN_SEL = High, input IN1 is active                                               |
| 4              | IN0             | Input    | LVCMOS input clock. Active when IN_SEL = Low                                                                                                                       |
| 5, 7, 8, 9     | NC              |          | No connection                                                                                                                                                      |
| 6              | IN1             | Input    | LVCMOS input clock. Active when IN_SEL = High                                                                                                                      |
| 10, 13, 18     | $V_{DD}$        | Power    | Power supply                                                                                                                                                       |
| 11, 14, 16, 19 | Q(0:3)#         | Output   | LVPECL complementary output clocks                                                                                                                                 |
| 12, 15, 17, 20 | Q(0:3)          | Output   | LVPECL output clocks                                                                                                                                               |



# **Absolute Maximum Ratings**

| Parameter                       | Description                                                 | Condition           | Min                                                     | Max                                          | Unit |
|---------------------------------|-------------------------------------------------------------|---------------------|---------------------------------------------------------|----------------------------------------------|------|
| $V_{DD}$                        | Supply voltage                                              | Nonfunctional       | -0.5                                                    | 4.6                                          | V    |
| V <sub>IN</sub> <sup>[2]</sup>  | Input voltage, relative to V <sub>SS</sub>                  | Nonfunctional       | -0.5                                                    | lesser of<br>4.0 or<br>V <sub>DD</sub> + 0.4 | V    |
| V <sub>OUT</sub> <sup>[2]</sup> | DC output or I/O voltage, relative to V <sub>SS</sub>       | Nonfunctional       | -0.5                                                    | lesser of<br>4.0 or<br>V <sub>DD</sub> + 0.4 | V    |
| T <sub>S</sub>                  | Storage temperature                                         | Nonfunctional       | -55                                                     | 150                                          | °C   |
| ESD <sub>HBM</sub>              | Electrostatic discharge (ESD) protection (Human body model) | JEDEC STD 22-A114-B | 2000                                                    | _                                            | V    |
| L <sub>U</sub>                  | Latch up                                                    |                     | Meets or exceeds JEDEC<br>Spec JESD78B IC latch up test |                                              |      |
| UL-94                           | Flammability rating                                         | At 1/8 in           | V-0                                                     |                                              |      |
| MSL                             | Moisture sensitivity level                                  |                     | 3                                                       |                                              |      |

# **Operating Conditions**

| Parameter       | Description                   | Condition                                                                                           | Min   | Max   | Unit |
|-----------------|-------------------------------|-----------------------------------------------------------------------------------------------------|-------|-------|------|
| $V_{DD}$        | Supply voltage                | 2.5 V supply                                                                                        | 2.375 | 2.625 | V    |
|                 |                               | 3.3 V supply                                                                                        | 3.135 | 3.465 | V    |
| T <sub>A</sub>  | Ambient operating temperature | Commercial                                                                                          | 0     | 70    | °C   |
|                 |                               | Industrial                                                                                          | -40   | 85    | °C   |
| t <sub>PU</sub> | Power ramp time               | Power-up time for V <sub>DD</sub> to reach minimum specified voltage (power ramp must be monotonic) | 0.05  | 500   | ms   |

Document Number: 001-56313 Rev. \*J

Note
2. The voltage on any I/O pin cannot exceed the power pin during power up. Power supply sequencing is not required.



# **DC Electrical Specifications**

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85 °C (Industrial))

| Parameter        | Description                           | Condition                                                    | Min                    | Max                    | Unit |
|------------------|---------------------------------------|--------------------------------------------------------------|------------------------|------------------------|------|
| I <sub>DD</sub>  | Operating supply current              | All LVPECL outputs floating (internal I <sub>DD</sub> )      | -                      | 61                     | mA   |
| V <sub>IH1</sub> | Input high voltage, All inputs        | V <sub>DD</sub> = 3.3 V                                      | 2.0                    | V <sub>DD</sub> + 0.3  | ٧    |
| V <sub>IL1</sub> | Input low voltage, All inputs         | V <sub>DD</sub> = 3.3 V                                      | -0.3                   | 0.8                    | V    |
| V <sub>IH2</sub> | Input high voltage, All inputs        | V <sub>DD</sub> = 2.5 V                                      | 1.7                    | V <sub>DD</sub> + 0.3  | V    |
| V <sub>IL2</sub> | Input low voltage, All inputs         | V <sub>DD</sub> = 2.5 V                                      | -0.3                   | 0.7                    | V    |
| I <sub>IH</sub>  | Input high current, All inputs        | Input = V <sub>DD</sub> <sup>[3]</sup>                       | _                      | 150                    | μΑ   |
| I <sub>IL</sub>  | Input low current, All inputs         | Input = V <sub>SS</sub> <sup>[3]</sup>                       | -150                   | _                      | μΑ   |
| V <sub>OH</sub>  | LVPECL output high voltage            | Terminated with 50 $\Omega$ to $V_{DD}$ – 2.0 <sup>[4]</sup> | V <sub>DD</sub> – 1.20 | V <sub>DD</sub> – 0.70 | ٧    |
| V <sub>OL</sub>  | LVPECL output low voltage             | Terminated with 50 $\Omega$ to $V_{DD}$ – 2.0 <sup>[4]</sup> | V <sub>DD</sub> – 2.0  | V <sub>DD</sub> – 1.63 | V    |
| R <sub>P</sub>   | Internal pull-up/pull-down resistance | CLK_EN has pull-up only IN_SEL has pull-down only            | 60                     | 165                    | kΩ   |
| C <sub>IN</sub>  | Input capacitance                     | Measured at 10 MHz; per pin                                  | _                      | 3                      | pF   |

#### **Thermal Resistance**

| Parameter [5] | Description                           | Test Conditions                                                                                 | 20-pin TSSOP | Unit |
|---------------|---------------------------------------|-------------------------------------------------------------------------------------------------|--------------|------|
| - 3/1         | (junction to ambient)                 | Test conditions follow standard test methods and procedures for measuring thermal impedance, in |              | °C/W |
| - 30          | Thermal resistance (junction to case) | accordance with EIA/JESD51.                                                                     | 16           | °C/W |

- Positive current flows into the input pin, negative current flows out of the input pin.
   Refer to Figure 2 on page 7.
   These parameters are guaranteed by design and are not tested.



# **AC Electrical Specifications**

(V<sub>DD</sub> = 3.3 V  $\pm$  5% or 2.5 V  $\pm$  5%; T<sub>A</sub> = 0 °C to 70 °C (Commercial) or –40 °C to 85°C (Industrial))

| Parameter                                       | Description                                                                              | Condition                                                                                                                                      | Min | Тур | Max  | Unit       |
|-------------------------------------------------|------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|------|------------|
| F <sub>IN</sub>                                 | Input frequency                                                                          |                                                                                                                                                | DC  | _   | 250  | MHz        |
| F <sub>OUT</sub>                                | Output frequency                                                                         | F <sub>OUT</sub> = F <sub>IN</sub>                                                                                                             | DC  | _   | 250  | MHz        |
| $V_{PP}$                                        | LVPECL differential output                                                               | Fout = DC to 150 MHz                                                                                                                           | 600 | _   | _    | mV         |
|                                                 | voltage peak- to-peak, single-ended. Terminated with 50 $\Omega$ to $V_{DD} - 2.0^{[4]}$ | Fout = >150 MHz to 250 MHz                                                                                                                     | 400 | _   | _    | mV         |
| t <sub>PD</sub> <sup>[6]</sup>                  | Propagation delay input to output pair                                                   | Input rise/fall time < 1.5 ns (20% to 80%)                                                                                                     | -   | _   | 480  | ps         |
| t <sub>ODC</sub> <sup>[7]</sup>                 | Output duty cycle                                                                        | Rail-to-rail input swing, 50% input DTCY measured at Vdd/2                                                                                     | 45  | _   | 55   | %          |
| t <sub>SK1</sub> <sup>[8]</sup>                 | Output-to-output skew                                                                    | Any output to any output, with same load conditions at DUT                                                                                     | -   | _   | 30   | ps         |
| t <sub>SK1 D</sub> <sup>[8]</sup>               | Device-to-device output skew                                                             | Any output to any output between two or more devices. Devices must have the same input and have the same output load.                          | _   | _   | 150  | ps         |
| PN <sub>ADD</sub>                               | 156.25-MHz Input                                                                         | Offset = 1 kHz                                                                                                                                 | _   | _   | -120 | dBc/<br>Hz |
| Rise/fall time < 150<br>(20% to 80%)            |                                                                                          | Offset = 10 kHz                                                                                                                                | _   | _   | -130 | dBc/<br>Hz |
|                                                 | V <sub>ID</sub> 100 IIIV                                                                 | Offset = 100 kHz                                                                                                                               | _   | _   | -135 | dBc/<br>Hz |
|                                                 |                                                                                          | Offset = 1 MHz                                                                                                                                 | _   | _   | -150 | dBc/<br>Hz |
|                                                 |                                                                                          | Offset = 10 MHz                                                                                                                                | _   | _   | -150 | dBc/<br>Hz |
|                                                 |                                                                                          | Offset = 20 MHz                                                                                                                                | _   | _   | -150 | dBc/<br>Hz |
| t <sub>JIT</sub> <sup>[9]</sup>                 | Additive RMS phase jitter (Random)                                                       | 156.25 MHz sinewave,<br>12 kHz to 20 MHz offset; input<br>swing = 2.2V, V <sub>bias</sub> = V <sub>DD</sub> /2                                 | -   | _   | 0.15 | ps         |
| t <sub>R</sub> , t <sub>F</sub> <sup>[10]</sup> | Output rise/fall time                                                                    | 50% duty cycle at input,<br>20% to 80% of full swing<br>(V <sub>OL</sub> to V <sub>OH</sub> )<br>Input rise/fall time < 1.5 ns<br>(20% to 80%) | -   | _   | 300  | ps         |
| t <sub>SOD</sub>                                | Time from clock edge to outputs disabled                                                 | Synchronous clock enable (CLK_EN) switched Low                                                                                                 | -   | _   | 700  | ps         |
| t <sub>SOE</sub>                                | Time from clock edge to outputs enabled                                                  | Synchronous clock enable (CLK_EN) switched high                                                                                                | -   | _   | 700  | ps         |

#### Notes

- 6. Refer to Figure 3 on page 7.
  7. Refer to Figure 4 on page 7.
  8. Refer to Figure 5 on page 7.
  9. Refer to Figure 6 on page 8.
  10. Refer to Figure 7 on page 8.



Figure 2. Output Differential Voltage



Figure 3. Input to Any Output Pair Propagation Delay



Figure 4. Output Duty Cycle



Figure 5. Output-to-Output and Device-to-Device Skew





Figure 6. RMS Phase Jitter



Figure 7. Output Rise/Fall Time



Figure 8. Synchronous Clock Enable Timing





# **Ordering Information**

| Part Number   | Туре                         | Production Flow             |
|---------------|------------------------------|-----------------------------|
| Pb-free       |                              |                             |
| CY2CP1504ZXC  | 20-pin TSSOP                 | Commercial, 0 °C to 70 °C   |
| CY2CP1504ZXCT | 20-pin TSSOP – Tape and Reel | Commercial, 0 °C to 70 °C   |
| CY2CP1504ZXI  | 20-pin TSSOP                 | Industrial, –40 °C to 85 °C |
| CY2CP1504ZXIT | 20-pin TSSOP – Tape and Reel | Industrial, –40 °C to 85 °C |

#### **Ordering Code Definitions**





# **Package Diagram**

#### Figure 9. 20-pin TSSOP (4.40 mm Body) Z20.173/ZZ20.173 Package Outline, 51-85118

20 Lead TSSOP 4.40 MM BODY



DIMENSIONS IN MM[INCHES] MIN. MAX.

REFERENCE JEDEC MO-153

|          | PART #         |
|----------|----------------|
| Z20.173  | STANDARD PKG.  |
| ZZ20.173 | LEAD FREE PKG. |





51-85118 \*E



# **Acronyms**

Table 1. Acronyms Used in this Document

| Acronym | Description                                         |
|---------|-----------------------------------------------------|
| ESD     | electrostatic discharge                             |
| НВМ     | human body model                                    |
| JEDEC   | joint electron devices engineering council          |
| LVDS    | low-voltage differential signal                     |
| LVCMOS  | low-voltage complementary metal oxide semiconductor |
| LVPECL  | low-voltage positive emitter-coupled logic          |
| LVTTL   | low-voltage transistor-transistor logic             |
| RMS     | root mean square                                    |
| TSSOP   | thin shrunk small outline package                   |

## **Document Conventions**

#### **Units of Measure**

Table 2. Units of Measure

| Symbol | Unit of Measure                  |
|--------|----------------------------------|
| °C     | degree Celsius                   |
| dBc    | decibels relative to the carrier |
| GHz    | gigahertz                        |
| Hz     | hertz                            |
| kΩ     | kilohm                           |
| μΑ     | microampere                      |
| μF     | microfarad                       |
| μs     | microsecond                      |
| mA     | milliampere                      |
| ms     | millisecond                      |
| mV     | millivolt                        |
| MHz    | megahertz                        |
| ns     | nanosecond                       |
| Ω      | ohm                              |
| pF     | picofarad                        |
| ps     | picosecond                       |
| V      | volt                             |
| W      | watt                             |



# **Document History Page**

| Document Title: CY2CP1504, 1:4 LVCMOS to LVPECL Fanout Buffer with Selectable Clock Input Document Number: 001-56313 |         |                    |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Revision                                                                                                             | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| **                                                                                                                   | 2782891 | CXQ                | 10/09/09           | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| *A                                                                                                                   | 2838916 | CXQ                | 05/01/2010         | Changed status from "ADVANCE" to "PRELIMINARY". Changed from 0.34 ps to 0.25 ps maximum additive jitter in "Features" on page 1 and in $t_{JIT}$ in the AC Electrical Specs table on page 5. Added $t_{PU}$ spec to the Operating Conditions table on page 3. Changed max $I_{DD}$ spec in the DC Electrical Specs table on page 4 from 60 mA to 61 mA. Changed $V_{OH}$ in the DC Electrical Specs table on page 4: minimum from $V_{DD}$ - 1.15V to $V_{DD}$ - 1.20V; maximum from $V_{DD}$ - 0.75V to $V_{DD}$ - 0.70V. Removed $V_{OD}$ spec from the DC Electrical Specs table on page 4. Added $R_P$ spec in the DC Electrical Specs table on page 4. Min = 60 k $\Omega$ , Max = 140 k $\Omega$ . Added a measurement definition for $C_{IN}$ in the DC Electrical Specs table on page 4. Added $V_{PP}$ spec to the AC Electrical Specs table on page 5. $V_{PP}$ min = 600 mV for DC - 150 MHz and min = 400 mV for 150 MHz to 250 MHz. Changed letter case and some names of all the timing parameters in the AC Electrical Specs table on page 5. Lowered all additive phase noise mask specs by 3 dB in the AC Electrical Specs table on page 5 that input rise/fall time must be less than 1.5 ns (20% to 80%). Changed letter case and some names of all the timing parameters in Figures 2, 3, 4, 5 and 7, to be consistent with EROS. |  |  |
| *B                                                                                                                   | 3011766 | CXQ                | 08/20/2010         | Changed from 0.25 ps to 0.15 ps maximum additive jitter in "Features" on page 1 and in $t_{\rm J T}$ in the AC Electrical Specs table on page 6. Added note 2 to describe $l_{\rm IH}$ and $l_{\rm IL}$ specs. Removed reference to data distribution from "Functional Description". Updated phase noise specs for 1 k/10 k/100 k/1 M/10 M/20 MHz offset to -120/-130/-135/-150/-150/-150dBc/Hz, respectively, in the AC Electrical Specs table. Updated package diagram. Added Acronyms and Ordering Code Definition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| *C                                                                                                                   | 3017258 | CXQ                | 08/27/2010         | Corrected Output Rise/Fall time diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |
| *D                                                                                                                   | 3100234 | CXQ                | 11/18/2010         | Changed $V_{IN}$ and $V_{OUT}$ specs from 4.0V to "lesser of 4.0 or $V_{DD}$ + 0.4" Removed 200mA min LU spec, replaced with "Meets or exceeds JEDEC Spec JESD78B IC Latchup Test" Changed $C_{IN}$ condition to "Measured at 10 MHz". Removed $t_R$ and $t_F$ input specs from AC specs table. Changed $t_{ODC}$ from 48/52% to 45/55%, changed condition to "Rail-to-rail input swing, 50% input duty cycle measured at Vdd/2". Changed phase jitter condition to "156.25 MHz sinewave, 12 kHz to 20 MHz offset; input swing = 2.2V, $V_{bias} = V_{DD}/2$ "Removed $t_S$ and $t_H$ specs from AC specs table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |
| *E                                                                                                                   | 3137726 | CXQ                | 01/13/2011         | Removed "Preliminary" status heading. Removed resistors from IN0/IN1 in Logic Block Diagram. Added Figure 8 to describe T <sub>SOE</sub> and T <sub>SOD</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |
| *F                                                                                                                   | 3182321 | CXQ                | 02/25/11           | Post to external web.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |
| *G                                                                                                                   | 3208968 | CXQ                | 03/29/2011         | Changed $R_P$ max from 140 $k\Omega$ to 165 $k\Omega$ and updated $R_P$ in Logic Block Diagram.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |  |  |



# **Document History Page** (continued)

| Document Title: CY2CP1504, 1:4 LVCMOS to LVPECL Fanout Buffer with Selectable Clock Input Document Number: 001-56313 |         |                    |                    |                                                                                                                                                                                        |  |  |  |
|----------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Revision                                                                                                             | ECN     | Orig. of<br>Change | Submission<br>Date | Description of Change                                                                                                                                                                  |  |  |  |
| *H                                                                                                                   | 3878020 | PURU               | 01/21/2013         | Updated Package Diagram:<br>spec 51-85118 – Changed revision from *C to *D.<br>Updated to new template.                                                                                |  |  |  |
| *                                                                                                                    | 4587249 | PURU               | 12/03/2014         | Updated Functional Description: Added "For a complete list of related documentation, click here." at the end. Updated Package Diagram: spec 51-85118 – Changed revision from *D to *E. |  |  |  |
| *J                                                                                                                   | 5267558 | PSR                | 05/13/2016         | Added Thermal Resistance. Updated to new template.                                                                                                                                     |  |  |  |



#### Sales, Solutions, and Legal Information

#### **Worldwide Sales and Design Support**

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

#### **Products**

Wireless/RF

ARM® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Lighting & Power Control cypress.com/powerpsoc cypress.com/memory Memory **PSoC** cypress.com/psoc Touch Sensing cypress.com/touch **USB Controllers** cypress.com/usb

cypress.com/wireless

#### PSoC<sup>®</sup>Solutions

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP

#### **Cypress Developer Community**

Forums | Projects | Video | Blogs | Training | Components

#### **Technical Support**

cypress.com/support

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.

Document Number: 001-56313 Rev. \*J Revised May 13, 2016 Page 14 of 14

<sup>©</sup> Cypress Semiconductor Corporation, 2009-2016. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from or related to any Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless from and against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.