## 12-V Voice Coil Motor Driver

## FEATURES

- 1.8-A H-Bridge Output
- Class B Linear Operation
- Externally Programmable Gain and Bandwidth
- Undervoltage Head Retract
- Rail-to-Rail Output Swing
- Programmable Retract Current
- Low Standby Current
- Single 12-V Supply
- System Voltage Monitor with Fault Output


## DESCRIPTION

The Si9961A is a linear actuator (voice coil motor) driver suitable for use in disk drive head positioning systems. The Si9961A contains all of the power and control circuitry necessary to drive the VCM that is typically found in $3^{1} / 2$-inch hard disk drives and optical disk drives. The driver is capable of delivering 1.8 A at a nominal supply of 12 V .

The Si9961A provides all necessary functions including a motor current sense amplifier, a loop compensation amplifier and a power amplifier featuring four complementary MOSFETs in a H-bridge configuration. The output crossover protection ensures no cross-conducting current and true Class

B operation during linear tracking. Externally programmable gain switch at the input summing junction increases the resolution and dynamic range for a given DAC. The head retract circuitry can be activated by either an undervoltage condition or an external command. An external resistor is required to set the VCM current during retract.

The Si9961A is constructed on a self-isolated $\mathrm{BiC} / \mathrm{DMOS}$ power IC process. The IC is available in both standard and lead (Pb)-free, 24-pin SO packages for operation over the commercial, C suffix $\left(0\right.$ to $70^{\circ} \mathrm{C}$ ) temperature range.

## FUNCTIONAL BLOCK DIAGRAM



## ABSOLUTE MAXIMUM RATINGS

Voltages Referenced to Common Pin

| V+ Supply Range | -0.3 V to 16 V |
| :---: | :---: |
| Pin (FAULT) | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Pin (Output A \& B, Source A \& B) | -0.3 V to $\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}$ |
| Pin (All Others) | -0.3 V to $\mathrm{V}++0.3 \mathrm{~V}$ |
| Maximum Clamp Current |  |
| Output A, Output B (Pulsed 10 ms at 10\% duty cycle) | $\ldots \pm 1.8 \mathrm{~A}$ |
| Pin (All Others) | $\pm 20 \mathrm{~mA}$ |
| Storage Temperature | . -65 to $150^{\circ} \mathrm{C}$ |



Junction Temperature ( $\mathrm{T}_{\mathrm{J}}$ ) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $150^{\circ} \mathrm{C}$
Power Dissipation (Package) ${ }^{\text {a }}$
24-Pin SOIC ${ }^{\text {b }}$........................................................... . . 3.125 W
Thermal Impedance $\left(\Theta_{J A}\right)^{a}$
24-Pin SOIC
$40^{\circ} \mathrm{C} / \mathrm{W}$
a. Device mounted with all leads soldered or welded to PC board.
b. Derate $25 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $25^{\circ} \mathrm{C}$.

| SPECIFICATIONS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}_{+}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=11.6 \mathrm{~V} \pm 10 \% \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\text {REF-- }}=\mathrm{GND}=0 \mathrm{~V} \\ \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \pm 5 \% \end{gathered}$ | Limits <br> C Suffix 0 to $70^{\circ} \mathrm{C}$ |  |  | Unit |
|  |  |  | Min ${ }^{\text {b }}$ | Typ ${ }^{\text {a }}$ | Max ${ }^{\text {b }}$ |  |
| Bridge Outputs ( $\mathrm{A}_{4}, \mathrm{~A}_{5}$ ) |  |  |  |  |  |  |
| High Level Output Voltage | $\mathrm{V}_{\mathrm{OH}}$ | $\mathrm{I}_{\mathrm{OH}}=1.0 \mathrm{~A}, \mathrm{~V}_{\mathrm{DD}}=10.2 \mathrm{~V}, \mathrm{OA}_{2}=\mathrm{V}_{\mathrm{REF}} \pm 1 \mathrm{~V}$ | 8.0 | 9.1 |  |  |
| Low Level Output Voltage | $\mathrm{V}_{\text {OL }}$ | $\mathrm{I}_{\mathrm{OL}}=-1.0 \mathrm{~A}, \mathrm{OA}_{2}=\mathrm{V}_{\text {REF }} \pm 1 \mathrm{~V}$ |  | 0.6 | 1.1 | V |
| Clamp Diode Voltage | $\mathrm{V}_{\mathrm{CL}}$ | $\mathrm{I}_{\mathrm{F}}=1.0 \mathrm{~A}, \mathrm{ENABLE}=$ High |  |  | 2.5 |  |
| Amplifier Gain |  | Output $\mathrm{V}_{\text {RANGE }}=\mathrm{V}_{\text {REF }} \pm 2 \mathrm{~V}$ | 12 | 16 | 18 | $\mathrm{V} / \mathrm{V}$ |
| Dynamic Crossover Current |  | Measured at $\mathrm{V}_{\mathrm{DD}}$ |  | 10 |  | mA |
| Slew Rate | SR |  | 1 |  |  | $\mathrm{V} / \mu \mathrm{S}$ |
| Small Signal Bandwidth (-3 dB) |  |  |  | 0.2 |  | MHz |
| Input Deadband |  |  | -60 |  | 60 | mV |
| $\mathrm{A}_{2}$, Loop Compensation Amplifier |  |  |  |  |  |  |
| Input Offset Voltage | Vos |  | -8 |  | 8 | mV |
| Input Bias Current | $\mathrm{I}_{\mathrm{B}}$ | Gain Select = High, $\mathrm{IA}_{2}{ }^{-}=5 \mathrm{~V}$ | -50 |  | 50 | nA |
| Unity Gain Bandwidth |  | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ to $\mathrm{V}_{\text {REF }}$ |  | 1 |  | MHz |
| Slew Rate | SR |  | 1 |  |  | V/us |
| Power Supply Rejection Ratio | PSRR | @ 10 kHz |  | 50 |  |  |
| Open Loop Voltage Gain | Avol |  |  | 80 |  | dB |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{O}}$ | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega$ to $\mathrm{V}_{\text {REF }}$ | $\mathrm{V}_{\text {REF }}-2$ |  | $\mathrm{V}_{\text {REF }}+2$ | V |
| A $_{3}$, Current Sense Amplifier |  |  |  |  |  |  |
| Input Offset Voltage | $\mathrm{V}_{\mathrm{OS}}$ |  | -5 |  | 5 | mV |
| Input Impedance | $\mathrm{R}_{\text {IN }}$ | $I_{\text {SENSE }} I N+$ to $I_{\text {SENSE }} I N-$ |  | 5 |  | $\mathrm{k} \Omega$ |
| Small Signal Bandwidth (-3 dB) |  | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ to $\mathrm{V}_{\text {REF }}$ |  | 1 |  | MHz |
| Common Mode Rejection Ratio | CMRR | @ 5 kHz |  | 50 |  | dB |
| Slew Rate | SR |  | 2 |  |  | $\mathrm{V} / \mathrm{\mu s}$ |
| Gain |  |  | 3.9 | 4 | 4.1 | V/V |
| Input Common-Mode Voltage Range | $\mathrm{V}_{\mathrm{CM}}$ | To GND | -0.3 |  | 2 | V |
| Output Voltage Swing | $\mathrm{V}_{\mathrm{O}}$ | $\mathrm{R}_{\text {LOAD }}=10 \mathrm{k} \Omega, \mathrm{C}_{\text {LOAD }}=100 \mathrm{pF}$ to $\mathrm{V}_{\text {REF }}$ | $\mathrm{V}_{\text {REF }}-2$ |  | $\mathrm{V}_{\text {REF }}+2$ |  |
| Supply |  |  |  |  |  |  |
| Supply Current (Normal) | $\mathrm{I} C \mathrm{C}$ | $\begin{gathered} \text { Static, No Load } \\ \text { RETRACT }=\text { High } \\ \text { ENABLE }=\text { Low } \end{gathered}$ |  |  | 0.01 | mA |
|  | $\mathrm{IV}_{+}$ |  |  | 2 | 5 |  |
|  | IDD |  |  | 5 | 13 |  |


| SPECIFICATIONS |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Test Conditions Unless Otherwise Specified$\begin{gathered} \mathrm{V}_{+}=12 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{DD}}=11.6 \mathrm{~V} \pm 10 \% \\ \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{REF}-}=\mathrm{GND}=0 \mathrm{~V} \\ \mathrm{~V}_{\text {REF }}=5 \mathrm{~V} \pm 5 \% \end{gathered}$ | Limits <br> C Suffix 0 to $70^{\circ} \mathrm{C}$ |  |  | Unit |
|  |  |  | Min ${ }^{\text {b }}$ | Typa | Max ${ }^{\text {b }}$ |  |
| Supply |  |  |  |  |  |  |
| Supply Current (Standby) | Icc | Static, No Load RETRACT $=$ High ENABLE $=$ High |  |  | 0.01 | mA |
|  | $\mathrm{l}_{\mathrm{t}}$ |  |  | 0.2 | 0.4 |  |
|  | ${ }_{\text {dD }}$ |  |  | 0.8 | 1.6 |  |
| $V_{D D}$ Range | $V_{D D}$ | Normal Mode | 10.2 | 11.6 | 13.2 | v |
|  |  | Retract Mode | 2.0 |  | 14 |  |
| $\mathrm{V}_{\text {CC }}$ Range | $\mathrm{V}_{\mathrm{CC}}$ |  | 4.5 | 5 | 5.5 |  |
| V+ Range | V+ |  | 10.8 | 12 | 13.2 |  |
| Gain Select Switch |  |  |  |  |  |  |
| $\mathrm{R}_{\text {FB }}$ Switch Resistance |  | IA2- $=5 \mathrm{~V}$ |  | 108 | 240 | $\Omega$ |
| $\mathrm{R}_{\text {INH }}$ Switch Resistance |  |  |  | 135 | 300 |  |
| $\mathrm{R}_{\text {INL }}$ Switch Resistance |  |  |  | 810 | 1800 |  |
| $\mathrm{V}_{\text {REF }}(E X T)$ |  |  |  |  |  |  |
| Input Current | $\mathrm{I}_{\text {Ref }}$ | OA2 $=\mathrm{V}_{\text {REF }}$ | 0.15 | 0.40 | 0.65 | mA |
| External Voltage Range | $\mathrm{V}_{\text {REF }}$ |  | 4.75 | 5 | 5.25 | V |
| Power Supply Monitor |  |  |  |  |  |  |
| $\mathrm{V}_{\text {CC }}$ Undervoltage Threshold |  | $\mathrm{V}_{\text {REF }}=5.0 \mathrm{~V}$ | 3.82 | 4.12 | 4.42 | V |
| Hysteresis |  |  |  | 40 |  | mV |
| V+ Undervoltage Threshold |  | $\mathrm{V}_{\text {REF }}=5.0 \mathrm{~V}$ | 9.1 | 9.8 | 10.6 | V |
| Hysteresis |  |  |  | 100 |  | mV |
| Gain Select, RETRACT, ENABLE Input |  |  |  |  |  |  |
| Input High Voltage | $\mathrm{V}_{1 \mathrm{H}}$ |  | 3.5 |  |  | V |
| Input Low Voltage | $\mathrm{V}_{\text {IL }}$ |  |  |  | 1.5 |  |
| Input High Current | $\mathrm{IIH}^{\text {I }}$ | $\mathrm{V}_{1 \mathrm{~N}}=5 \mathrm{~V}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
| Input Low Current | IIL | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -1 |  | 1 |  |
| FAULT Output |  |  |  |  |  |  |
| Output High Voltage | $\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\text {OH }}=-100 \mu \mathrm{~A}$ | $\begin{aligned} & V_{C C} \\ & \hline 0.0 \end{aligned}$ | $\begin{gathered} \hline \mathrm{V}_{\mathrm{CC}} \\ -0.33 \end{gathered}$ |  | V |
| Output Low Voltage | VOL | $\mathrm{l}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  | 0.25 | 0.50 |  |
| Output High Sourcing Current | Iohs | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ |  | 400 | 1100 | $\mu \mathrm{A}$ |
| RETRACT Current Control ( $\overline{\text { RETRACT }}=$ Low, Output Current from A to B) |  |  |  |  |  |  |
| $\mathrm{I}_{\text {RET }}$ Bias Voltage | $V\left(l_{\text {RET }}\right)$ | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{R}_{\text {RET }}=3.74 \mathrm{k} \Omega$ |  | 0.66 |  | v |
| Retract Output Pull-Up Voltage | Vout A | $\mathrm{V}_{\text {DD }}=2.5 \mathrm{~V}$ to 14 V , IOUTA $=30 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{DD}}-1$ |  |  |  |
| Retract Output Pull-Down Current | loutb | $\begin{gathered} \mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{~V}_{\text {OUTB }}=5 \mathrm{~V} \mathrm{R}_{\mathrm{RET}}=3.74 \mathrm{k} \Omega \\ \mathrm{R}_{\mathrm{SB}}=0.5 \Omega, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \end{gathered}$ | 22 | 30 | 38 | mA |
| Maximum Emergency Retract Current | loutb (Max) | $\mathrm{V}_{\text {DD }}=2 \mathrm{~V}, \mathrm{~V}_{\text {OUTB }}=0.7 \mathrm{~V} \mathrm{R}_{\text {RET }}=<10 \Omega, \mathrm{R}_{\text {SB }}=0.5 \Omega$, | 40 |  |  |  |
| Retract Current $\mathrm{V}_{\text {DD }}$ Supply Rejection Ratio |  | $\mathrm{V}_{\mathrm{DD}}=2 \mathrm{~V}$ to $14 \mathrm{~V}, \mathrm{R}_{\text {RET }}=3.74 \mathrm{k} \Omega$ |  | 3.0 |  | \% N |
| Retract Current Temperature Coefficient |  | $\mathrm{V}_{\mathrm{DD}}=10 \mathrm{~V}, \mathrm{R}_{\text {RET }}=3.74 \mathrm{k} \Omega$ |  | -0.3 |  | \%/ ${ }^{\circ} \mathrm{C}$ |

Notes
a. Typical values are for DESIGN AID ONLY, not guaranteed nor subject to production testing.
b. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum.


## APPLICATIONS

## Introduction

The Si9961A Voice Coil Motor (VCM) driver integrates the active feedback and drive components of a head-positioning servo loop for high-performance hard-disk applications. The Si9961A operates from a $12-\mathrm{V}( \pm 10 \%)$ power supply and delivers 1 A of steady-state output current. This device is made possible by a power IC process which combines bipolar, CMOS and complimentary DMOS technologies. CMOS logic and linear components minimize power consumption, bipolar front-ends on critical amplifiers provide necessary accuracy, and complimentary ( p - and n -channel) DMOS devices allow the transconductance output amplifier to operate from ground to $V_{D D}$. Two user-programmable, current feedback/input voltage ratios may be digitally selected to optimize gain for both seek and track following modes, to maximize system accuracy for a given DAC resolution. An undervoltage lockout circuit monitors the V+ supply and generates a fault signal to trigger an orderly head-retract sequence at a voltage level sufficient to allow the spindle motor's back EMF-generated voltage to supply the necessary head parking energy. Head retract can also be commanded via a separate RETRACT input. VCM current during retract can be user programmed with a single external resistor. External components are limited to R/C filter components for loop compensation and the resistors that are required to program gain, retract current, and the load current sense.

## User-Programmable Gains

During linear operation, the transconductance amplifiers' gains (input voltage at $\mathrm{V}_{I N}$ vs. VCM current, in Figure 1) are set by external resistors $R_{3} \rightarrow R_{5}, R_{S A}$, and $R_{S B}$ and selected by gain input. After selecting a value for $R_{S A}$ and $R_{S B}$ that will yield the desired VCM current level, the High and Low feedback gain ratios may be determined by the following:

$$
\begin{aligned}
& \text { High Gain } \left.=\left(\frac{R_{5}}{R_{3}}\right) \frac{1}{4 R_{S}} \quad \text { (GAIN SELECT Input }=\text { High }\right) \\
& \text { Low Gain } \left.=\left(\frac{R_{5}}{R_{4}}\right) \frac{1}{4 R_{S}} \quad \text { (GAIN SELECT Input }=\text { Low }\right)
\end{aligned}
$$

Where $R_{S}=R_{S A}=R_{S B}$
Input offset current may then be calculated as:

$$
\mathrm{I}_{\mathrm{OS}}=\frac{1}{4 \mathrm{R}_{\mathrm{S}}} \quad\left(\left(\frac{\left(\mathrm{R}_{\mathrm{S}}+\mathrm{R}_{\mathrm{IN}}\right)}{\mathrm{R}_{\mathrm{IN}} \mathrm{~V}_{\mathrm{OSA}}}\right)+5 \mathrm{~V}_{\mathrm{IAS} 3}\right)
$$

Where $\mathrm{R}_{\mathrm{IN}}=\mathrm{R}_{3}$ or $\mathrm{R}_{4}$


FIGURE 1. Si9961A Typical Application

## Head Retract

A low on the RETRACT input pin turns output devices Q1 and Q4 on, and output devices Q2 and Q3 off. Maximum VCM current can be set during head retract by adding an external resistor between the IRET pin and ground. Maximum retract current may be calculated as:

$$
\mathrm{I}_{\mathrm{OUT}}=175 \times \mathrm{I}_{\text {ret }}=175 \times \frac{0.66 \mathrm{~V}}{\mathrm{R}_{\text {ret }}}
$$

Head retract can be initiated automatically by an undervoltage condition (either the 12-V or 5-V supplies on the Si9961A) by connecting the FAULT output to the RETRACT input.

A high ENABLE input puts both driver outputs in a high-impedance state. The ENABLE function can be used to
eliminate quiescent output current when power is applied but the head has been parked, such as a sleep mode. A sleep-mode power down sequence should be preceded by a retract signal since a power failure during this state may not provide adequate spindle-motor back EMF to permit head retraction.

## Transconductance Amplifier Compensation

The Si9961A features an integrated transconductance amplifier to drive the voice coil motor (VCM). To ensure proper operation, this amplifier must be compensated specifically for the VCM being driven. As a first approximation, the torque constant and inertia of the VCM may be ignored, although they will have some influence on the final results, especially if large values are involved. (See Figure 1.)

## Frequency Compensation:

The VCM transconductance (in siemens) of this simplified case may be expressed in the s (Laplace) plane as:

$$
g_{v}=\frac{\frac{1}{L_{v}}}{s+\frac{R_{v}}{L_{v}}}
$$

Where $R_{V}=V C M$ resistance in ohms
$\mathrm{L}_{\mathrm{V}}=\mathrm{VCM}$ inductance in henrys
$s$ is the Laplace operator
In this case, the transconductance pole is at $-\mathrm{Rv} / \mathrm{Lv}$. It is desirable to cancel this pole in the interest of stability. To do this, a compensation amplifier is cascaded with the VCM and its driver. The transfer function of this amplifier is:

$$
\begin{aligned}
H_{c}=A \times & \frac{\left(s+\frac{1}{R_{L} \times C_{L}}\right)}{s} \\
\text { Where } R_{L} & =\begin{array}{l}
\text { Compensation amplifier feedback } \\
\text { resistor in ohms }
\end{array} \\
C_{L} & =\begin{array}{l}
\text { Compensation amplifier feedback } \\
\text { capacitor in farads }
\end{array} \\
A & =\begin{array}{l}
\text { Compensation amplifier and driver } \\
\text { voltage gain at high frequency }
\end{array}
\end{aligned}
$$

If $R_{L} \times C_{L}$ is set equal to $L_{V} / R_{V}$, then the combined open loop transconductance in siemens becomes:

$$
g_{\text {to }}=\frac{A}{s \times L_{v}}
$$

In this case, the transconductance has a single pole at the origin. If this open loop transfer is closed with a transimpedance amplifier having a gain of B ohms, the resultant closed loop transconducatance stage has the transfer function (in siemens) of:

$$
g_{t c}=\frac{\frac{A}{L_{v}}}{s+\frac{A \times B}{L_{v}}}
$$

Where $B=$ Current feedback transimpedence amplifier gain in ohms.

The entire transconductance now contains only a single pole at $-A * B / L v$. $A$ and $B$ are chosen to be considerably higher than the servo bandwidth, to avoid undue phase margin reduction.

As a typical example, in the referenced schematic, assume that Rsa and Rsb $=0.5 \Omega, \mathrm{R}_{5}=\mathrm{R}_{3}=10 \mathrm{k} \Omega$, VCM inductance $(L v)=1.5 \mathrm{mH}, \mathrm{VCM}$ resistance (Rv) $=15 \Omega$. Hence:

$$
\begin{aligned}
\mathrm{R}_{\mathrm{v}} & =15 \Omega \\
\mathrm{~L}_{\mathrm{v}} & =1.5 \mathrm{mH} \\
\mathrm{~B} & =2 \Omega
\end{aligned}
$$

$$
\begin{aligned}
A & =16 \times R_{L} / 10000 \\
C_{L} & =L_{V} /\left(R_{V} \times R_{L}\right)=100 \times 10^{-6} / R_{L} \text { farads }
\end{aligned}
$$

## Gain Optimization:

There are three things to consider when optimizing the gain (A) above. The first is servo bandwidth. The main criterion here is to avoid having the transconductance amplifier cause an undue loss of phase margin in the overall servo (mechanical + electrical + firmware) loop. The second is to avoid confirguing a bandwidth that is more than required in view of noise and stability considerations. The third is to keep the voltage output waveform overshoot to a level that will not cause cross-conduction of the output FETs.

The first two problems can be considered together. Let us assume a disk drive with a spindle RPM of 4400 and with 50 servo sectors per track. The sample rate is therefore:

$$
\mathrm{f}_{\mathrm{s}}=50 \times \frac{440}{60} \quad \text { This is a sample frequency of } 3667 \mathrm{~Hz}
$$

As a rule of thumb, the open loop unity gain crossover frequency of the entire servo (mechanical + electrical + firmware) loop should be less than $1 / 10$ of the sample frequency. In this example, the servo open loop unity gain crossover frequency would be less than 367 Hz . If we allow only a $10^{\circ}$ degradation in phase margin due to the transconductance amplifier, then a phase lag of $10^{\circ}$ at 367 Hz is acceptable. This results in a $3-\mathrm{dB}$ point in the transconductance at :

$$
\mathrm{f}_{3 \mathrm{db}}=\frac{367}{\tan (10)}
$$

or a 3-dB point in the transconductance at 2081 Hz .

The pole in the closed loop transconductance ( -A * $\mathrm{B} / \mathrm{Lv}$ ) should then be 2081 * $2 * \pi=13075$. This means that $A=9.8$. From the above equation for $A, R_{L}=6.2 \mathrm{k} \Omega$. This sets the minimum gain limit governed by the servo bandwidth requirements. The gain should not be much greater than this, since increased noise will degrade the servo response.

The third problem, keeping the transconductance amplifier voltage output wave form overshoot to a level that will not cause the wrong output FETs to conduct, can be evaluated by deriving the voltage transfer function of the closed loop transconductance amplifier from input voltage to output voltage (Vin to output A and B on the reference schematic).

This is :

$$
\begin{aligned}
& H_{t o}=A \times \frac{s+p}{s+x} \\
& \text { Where } \quad \begin{aligned}
p & \left.=1 / R_{L} \times C_{L}\right) \text { or } R_{V} / L_{V} \text { Comp amplifier } \\
& z e r o / V C M \text { pole } \\
x & =A \times B / L_{V} \text { closed loop pole }
\end{aligned}
\end{aligned}
$$

If a unit step voltage is applied to the above transfer function and the inverse Laplace transform is taken, the output result is:

$$
V_{O}=A \times \frac{p+(x-p) \times e^{-x \times t}}{x}
$$

Where $t=$ time

As we can see, if $x=p$ (i.e. if the VCM pole and compensation amplifier zero = the transconductance closed loop pole), then Vo reduces to A. In other words, a step input results in a step output without overshoot. If $x<p$ then a step input results in an increased rise time output and no overshoot. If $x>p$, a step input results in a step output with an overshoot.

If this overshoot is large enough, there may be a cross-conduction condition in the output FETs.

Let us look at the above equation at $t=0$ and $t \gg 0$, expressed in terms of the open loop high frequency voltage gain, $A$.

$$
\begin{array}{ll}
V_{O}=A & \text { At } t=0 \\
V_{O}=\frac{p \times L_{v}}{B} & \text { At } t \gg 0
\end{array}
$$

In the example shown above, $p=10,000$ and $A=9.8$. This means that there is some overshoot. At $t=0$, the output voltage is 9.8 V per volt of input. At some later time, it has dropped to 7.5 V per volt of input. An overshoot of $31 \%$ is thus produced.

The maximum overshoot voltage requires careful consideration, since it constitutes a potentially catastrophic problem area. If we had decided to optimize for no overshoot, A would equal 7.5, and hence the closed loop pole (A * B / Lv) would be 10,000 , which is a frequency of 1.592 kHz . This would have resulted in a phase margin degradation of $13^{\circ}$ at the $367-\mathrm{Hz}$ frequency desired. This may or may not be acceptable. One must weigh the servo bandwidth, phase margin degradation, and maximum voltage at the VCM for each individual case.

## Result:

In the example for the $2081-\mathrm{Hz}$ roll-off case with $31 \%$ overshoot and proper pole cancellation, the compensation values are:

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{L}}=6.2 \mathrm{k} \Omega \\
& \mathrm{C}_{\mathrm{L}}=0.016 \mu \mathrm{~F}
\end{aligned}
$$

In the example for the $1592-\mathrm{Hz}$ roll-off case with no overshoot and proper pole cancellation, the compensation values are:

$$
\begin{aligned}
& \mathrm{R}_{\mathrm{L}}=4.7 \mathrm{k} \Omega \\
& \mathrm{C}_{\mathrm{L}}=0.022 \mu \mathrm{~F}
\end{aligned}
$$

The linearity of the transconductance amplifier (around a center value of $500 \mathrm{~mA} /$ volt) is shown in Figure 2. In this case, the output current sense resistors ( $R_{S A}$ and $R_{S B}$ ) were $\pm 5 \%$ tolerance, $0.5 \Omega$. Any mismatch between $R_{S A}$ and $R_{S B}$ contribute directly to mismatch between the positive and negative "full-scale". Including the external resistor mismatch, the overall loop nonlinearity is approximately $1 \%$ maximum over a $\pm 250-\mathrm{mV}$ input voltage range.


FIGURE 2. Si9961A Transconductance End Point Non-Linearity


FIGURE 3. Transconductance Amplifier


## Notice

Specifications of the products displayed herein are subject to change without notice. Vishay Intertechnology, Inc., or anyone on its behalf, assumes no responsibility or liability for any errors or inaccuracies.

Information contained herein is intended to provide a product description only. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document. Except as provided in Vishay's terms and conditions of sale for such products, Vishay assumes no liability whatsoever, and disclaims any express or implied warranty, relating to sale and/or use of Vishay products including liability or warranties relating to fitness for a particular purpose, merchantability, or infringement of any patent, copyright, or other intellectual property right.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications. Customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Vishay for any damages resulting from such improper use or sale.

## SOIC (WIDE-BODY): 24-LEAD (POWER IC ONLY)



ECN: S-40085—Rev. A, 02-Feb-04
DWG: 5930

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and/or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

## Material Category Policy

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as RoHS-Compliant fulfill the definitions and restrictions defined under Directive 2011/65/EU of The European Parliament and of the Council of June 8, 2011 on the restriction of the use of certain hazardous substances in electrical and electronic equipment (EEE) - recast, unless otherwise specified as non-compliant.

Please note that some Vishay documentation may still make reference to RoHS Directive 2002/95/EC. We confirm that all the products identified as being compliant to Directive 2002/95/EC conform to Directive 2011/65/EU.

Vishay Intertechnology, Inc. hereby certifies that all its products that are identified as Halogen-Free follow Halogen-Free requirements as per JEDEC JS709A standards. Please note that some Vishay documentation may still make reference to the IEC 61249-2-21 definition. We confirm that all the products identified as being compliant to IEC 61249-2-21 conform to JEDEC JS709A standards.

